Low-Complexity High-Performance Low-Density Parity-Check Encoder Design for China Digital Radio Standard

被引:14
|
作者
Chen, Dongying [1 ]
Chen, Pingping [2 ]
Fang, Yi [3 ]
机构
[1] Fujian Jiangxia Univ, Dept Elect Informat Sci, Fuzhou 350108, Fujian, Peoples R China
[2] Fuzhou Univ, Dept Elect Informat, Fuzhou 350002, Fujian, Peoples R China
[3] Guangdong Univ Technol, Sch Informat Engn, Guangzhou 510006, Guangdong, Peoples R China
来源
IEEE ACCESS | 2017年 / 5卷
关键词
Frequency modulation; China digital radio (CDR); LDPC; encoder; FPGA; LDPC CODES; DECODERS;
D O I
10.1109/ACCESS.2017.2723046
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel encoder architecture of low-density parity-check (LDPC) generator matrix in frequency modulation-China digital radio (CDR), which was promulgated in August 2013. We utilize the specific structure of LDPC parity matrix to parallelize row and column encoding operations. An optimized method is also proposed to control memories, which can be reused for the LDPC code with different code rates to improve the utilization of hardware resources. The proposed LDPC encoder and decoder are implemented on Xilinx FPGA. According to simulation results of ModelSim and MATLAB, we also verify that the proposed method has the advantages of reduced resource consumption, low power, and high accuracy. The proposed encoder can achieve throughput up to 400 Mbps. In particular, with Lena binary image as the test transmission data, we find that the decoded result meets the error requirements of CDR.
引用
收藏
页码:20880 / 20886
页数:7
相关论文
共 50 条
  • [1] High-performance, low-complexity decoding of Generalized Low-Density Parity-Check codes
    Zhang, T
    Parhi, KK
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 181 - 185
  • [2] Improved low-complexity low-density parity-check decoding
    Cui, Z.
    Wang, Z.
    IET COMMUNICATIONS, 2008, 2 (08) : 1061 - 1068
  • [3] Low-complexity optimization algorithm for irregular low-density parity-check codes
    Zuo, J.-C. (jczuo@sspu.cn), 1600, Editorial Board of Journal of Dong Hua University, 1882 West Yan-an Road, Shanghai, 200051, China (30):
  • [4] Low-Complexity Optimization Algorithm for Irregular Low-Density Parity-Check Codes
    左健存
    邵宇丰
    桂林
    JournalofDonghuaUniversity(EnglishEdition), 2013, 30 (04) : 330 - 335
  • [5] A high speed flexible encoder for low-density parity-check codes
    Kopparthi, Sunitha
    Gruenbacher, Don A.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 347 - +
  • [6] Design of high-performance low-density parity-check codes using interleaver approach
    He, Z
    Fortier, P
    Roy, S
    ELECTRONICS LETTERS, 2005, 41 (25) : 1390 - 1391
  • [7] Tiling parity-check matrix for reduced complexity high throughput low-density parity-check decoders
    Selvarathinam, A
    Choi, G
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 744 - 749
  • [8] An (8158,7136) low-density parity-check encoder
    Miles, L
    Gambles, J
    Maki, G
    Ryan, W
    Whitaker, S
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 699 - 702
  • [9] A flexible hardware encoder for low-density parity-check codes
    Lee, DU
    Luk, W
    Wang, C
    Jones, C
    Smith, M
    Villasenor, J
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 101 - 111
  • [10] Low Complexity Decoder Architecture for Low-Density Parity-Check Codes
    Oh, Daesun
    Parhi, Keshab K.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 56 (2-3): : 217 - 228