In-Memory Unified TRNG and Multi-Bit PUF for Ubiquitous Hardware Security

被引:31
|
作者
Taneja, Sachin [1 ]
Rajanna, Viveka Konandur [1 ]
Alioto, Massimo [1 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117583, Singapore
基金
新加坡国家研究基金会;
关键词
Hardware security; jitter; physically unclonable function (PUF); static random access memory (SRAM); temporal noise; true random number generator (TRNG); unified entropy generation; PHYSICALLY UNCLONABLE FUNCTION; RANDOM-NUMBER GENERATOR; NOISE; TRANSISTORS; TECHNOLOGY; 28NM; SRAM;
D O I
10.1109/JSSC.2021.3125255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes an SRAM architecture with in-memory generation of both dynamic and multi-bit static entropy. This inexpensively extends complete key generation capabilities to any system that includes an SRAM, and hence ubiquitously down to tightly constrained and very low cost. The array embeds a true random number generator (TRNG) and a physically unclonable function (PUF), while using a commercial bitcell and periphery all-digital pitch-matched augmentation to retain the simplicity of memory compiler designs. TRNG bits are generated from bitline discharge induced by the cumulative column-level leakage, whose otherwise exponential energy increase under temperature fluctuations is counteracted by an energy control loop. Multiple PUF bits (e.g., two bits) per accessed bitcell are uniquely extracted from the bitline discharge rate, rather than conventional power-up state. A 16-kb SRAM array in 28 nm shows cryptographic-grade TRNG operation at the low area cost of 12.5 mu m(2) per output stream, and two-bit/PUF bitcell with 12.6 Gbps and 72 fJ/bit energy. Embedment within the array and inherent data locality eliminate obvious physical attack points of standalone TRNGs and PUFs.
引用
收藏
页码:153 / 166
页数:14
相关论文
共 50 条
  • [21] Exploring Multi-Bit Logic In-Memory with Memristive HfO2-Based Ferroelectric Tunnel Junctions
    Kho, Wonwoo
    Hwang, Hyunjoo
    Ahn, Seung-Eon
    ADVANCED ELECTRONIC MATERIALS, 2024, 10 (03)
  • [22] A Memristor as Multi-Bit Memory: Feasibility Analysis
    Bass, Ori
    Fish, Alexander
    Naveh, Doron
    RADIOENGINEERING, 2015, 24 (02) : 425 - 430
  • [23] On the Deductive Security of Queries to Databases with Multi-Bit Records
    M. M. Abbas
    N. P. Varnovskiy
    V. A. Zakharov
    A. V. Shokurov
    Moscow University Computational Mathematics and Cybernetics, 2018, 42 (1) : 39 - 43
  • [24] Efficient and lightweight in-memory computing architecture for hardware security
    Ajmi, Hala
    Zayer, Fakhreddine
    Fredj, Amira Hadj
    Belgacem, Hamdi
    Mohammad, Baker
    Werghi, Naoufel
    Dias, Jorge
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2024, 190
  • [25] Unified 0.75pJ/Bit TRNG and Attack Resilient 2F2/Bit PUF for Robust Hardware Security Solutions with 4-layer Stacking 3D NbOx Threshold Switching Array
    Ding, Qingting
    Jiang, Haijun
    Li, Jing
    Liu, Chao
    Yu, Jie
    Chen, Pei
    Zhao, Yulin
    Ding, Yaxin
    Gong, Tiancheng
    Luo, Qing
    Yang, Jianguo
    Liu, Qi
    Lv, Hangbing
    Liu, Ming
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [26] High-efficiency TRNG Design Based on Multi-bit Dual-ring Oscillator
    Yingchun Lu
    Yun Yang
    Rong Hu
    Huaguo Liang
    Maoxiang Yi
    Huang Zhengfeng
    Yuanming Ma
    Tian Chen
    Liang Yao
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2023, 16 (04)
  • [27] Insights for Utilizing the Memristor as a Multi-bit Based Memory
    El-Khouly, Mostafa
    Madian, Ahmed H.
    Mostafa, Hassan
    2015 27TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2015, : 79 - 82
  • [28] Architecture of non volatile memory with multi-bit cells
    Campardo, G
    Micheloni, R
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 173 - 181
  • [29] A Unified PUF and TRNG Design Based on 40-nm RRAM With High Entropy and Robustness for IoT Security
    Gao, Bin
    Lin, Bohan
    Li, Xueqi
    Tang, Jianshi
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (02) : 536 - 542
  • [30] A Potential Enabler for High-Performance In-Memory Multi-Bit Arithmetic Schemes With Unipolar Switching SOT-MRAM
    Zhu, Haonan
    Wu, Bi
    Yu, Tianyang
    Chen, Ke
    Yan, Chenggang
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (07) : 3165 - 3178