A High-Linearity Vernier Time-to-Digital Converter on FPGAs With Improved Resolution Using Bidirectional-Operating Vernier Delay Lines

被引:29
|
作者
Cui, Ke [1 ]
Li, Xiangyu [2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing 210094, Peoples R China
[2] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing 210094, Peoples R China
基金
中国国家自然科学基金;
关键词
Delay lines; Delays; Oscillators; Clocks; Field programmable gate arrays; Multiplexing; Carry chain; field-programmable gate array (FPGA); time-to-digital converter (TDC); Vernier; TDC;
D O I
10.1109/TIM.2019.2959423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-to-digital converters (TDCs) act as a core component in many timing-critical systems. Tapped delay line is the most widely used style for the field-programmable gate-array (FPGA)-based TDCs, but it suffers from several intractable problems such as poor nonlinearity and long delay-line occupation. Recently, a new ring-oscillator-based Vernier TDC circuit using carry chains was demonstrated to have much smaller nonlinearity with a much shorter delay line. Since the used delay line is not compensated, the timing jitter increases (or the precision degrades) remarkably when the oscillation number is large. This would incur undesirable lower resolution selection to maintain acceptable precision. In this article, a novel bidirectional-operating Vernier delay line structure is proposed to reduce the required oscillation number during the fine time measurement. Traditionally, for the Vernier delay line, the fast signal propagates along the slow delay line, while the slow signal propagates along the fast delay line, to which we call the normal Vernier delay line. The new structure proposes two parallelized Vernier delay line, consisting of one normal Vernier delay line and another abnormal Vernier delay line. The term "abnormal" refers to that the fast and slow signals are unusually fed to the fast and slow delay lines, respectively. A prototype TDC circuit based on this new method was implemented on a Stratix III FPGA. Test results demonstrate that by adopting the proposed novel circuit architecture, both the resolution and the root-mean-square error can be improved from the 30-40-ps level to the 20-30-ps level.
引用
收藏
页码:5941 / 5949
页数:9
相关论文
共 50 条
  • [31] A 13-Bit, 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor
    Huang, Zunkai
    Huang, Jinglin
    Tian, Li
    Wang, Ning
    Zhu, Yongxin
    Wang, Hui
    Feng, Songlin
    SENSORS, 2021, 21 (03) : 1 - 19
  • [32] Time of arrival measurement using ring oscillator-based Vernier time-to-digital converter in 28 nm CMOS
    Kadlubowski, Lukasz A.
    Kmon, Piotr
    PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 115 - 118
  • [33] Multi-channel high-linearity time-to-digital converters in 20 nm and 28 nm FPGAs for LiDAR applications
    Xie, Wujun
    Chen, Haochang
    Zang, Zhenya
    Li, David Day-Uei
    2020 6TH INTERNATIONAL CONFERENCE ON EVENT-BASED CONTROL, COMMUNICATION, AND SIGNAL PROCESSING (EBCCSP), 2020,
  • [34] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [35] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA
    Berrima, Safa
    Blaquiere, Yves
    Savaria, Yvon
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1243 - 1252
  • [36] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA
    Berrima, Safa
    Blaquière, Yves
    Savaria, Yvon
    Berrima, Safa (Safa.Berrima@polymtl.ca), 1600, Institution of Engineering and Technology (14): : 1243 - 1252
  • [37] An 11 b 7 ps Resolution Two-Step Time-to-Digital Converter With 3-D Vernier Space
    Kim, Yeomyung
    Kim, Tae Wook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (08) : 2326 - 2336
  • [38] A high resolution digital CMOS time-to-digital converter based on nested delay locked loops
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 537 - 540
  • [39] A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted ADPLL in 0.13um CMOS
    Ji, Wei-wei
    Liu, Peng-fei
    Niu, Yang-yang
    Li, Wei
    Li, Ning
    Ren, Jun-yan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1055 - 1057
  • [40] A high-resolution time-to-digital converter using a three-level resolution
    Dehghani, Asma
    Saneei, Mohsen
    Mahani, Ali
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (08) : 1248 - 1261