共 50 条
- [32] Time of arrival measurement using ring oscillator-based Vernier time-to-digital converter in 28 nm CMOS PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (12): : 115 - 118
- [33] Multi-channel high-linearity time-to-digital converters in 20 nm and 28 nm FPGAs for LiDAR applications 2020 6TH INTERNATIONAL CONFERENCE ON EVENT-BASED CONTROL, COMMUNICATION, AND SIGNAL PROCESSING (EBCCSP), 2020,
- [34] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
- [36] Fine resolution delay tuning method to improve the linearity of an unbalanced time-to-digital converter on a Xilinx FPGA Berrima, Safa (Safa.Berrima@polymtl.ca), 1600, Institution of Engineering and Technology (14): : 1243 - 1252
- [38] A high resolution digital CMOS time-to-digital converter based on nested delay locked loops ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 537 - 540
- [39] A High-resolution, High-linearity, Two-step Time-to-Digital Converter for Wideband Counter-assisted ADPLL in 0.13um CMOS 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1055 - 1057