Simultaneous partitioning and frequency assignment for on-chip bus architectures.

被引:6
|
作者
Srinivasan, S [1 ]
Li, L [1 ]
Vijaykrishnan, N [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/DATE.2005.269
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we provide a methodology to perform both bus partitioning and bus frequency assignment to each of the bus segment simultaneously while optimizing both power consumption and performance of the system. We use a genetic algorithm and design an appropriate cost function which optimizes the solution on the basis of its power consumption and performance. The evaluation of our approach using a set of multiprocessor applications show that an average reduction of the energy consumption by 60% over a single shared bus architecture. Our results also show that it is beneficial to simultaneously assign bus frequencies and performing bus partitioning instead of performing them sequentially.
引用
收藏
页码:218 / 223
页数:6
相关论文
共 50 条
  • [31] A power efficient on-chip bus design with dynamic voltage and frequency scaling scheme
    Ho, Ying-Chieh
    Chen, Ya-Ting
    Su, Chauchin
    International Journal of Electrical Engineering, 2010, 17 (03): : 207 - 215
  • [32] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335
  • [33] Methodology for adapting on-chip interconnect architectures
    Suboh, Suboh
    Narayana, Vikram
    Bakhouya, Mohamed
    Gaber, Jaafar
    El-Ghazawi, Tarek
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (03): : 109 - 117
  • [34] Implementation and evaluation of on-chip network architectures
    Gratz, Paul
    Kim, Changkyu
    McDonald, Rober
    Keckler, Stephen W.
    Burger, Doug
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 477 - +
  • [35] Physical planning of on-chip interconnect Architectures
    Chen, HY
    Bo, Y
    Feng, Z
    Cheng, CK
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 30 - 35
  • [36] Photonic VLSI for on-chip computing architectures
    Apsel, A
    Yin, T
    Pappu, AM
    NANOPHOTONICS FOR COMMUNICATION: MATERIALS AND DEVICES, 2004, 5597 : 1 - 12
  • [37] On-chip multiprocessor with simultaneous multithreading
    Park, K
    Choi, SH
    Chung, Y
    Hahn, WJ
    Yoon, SH
    ETRI JOURNAL, 2000, 22 (04) : 13 - 24
  • [38] Energy-Aware Partitioning for On-Chip Bus Architecture using a Multi-Objective Genetic Algorithm
    Chiou, Lih-Yih
    Chen, Yi-Siou
    Jian, Ya-Lun
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 345 - 348
  • [39] On-Chip Bus Protection against Soft Errors
    Mach, Jan
    Kohutka, Lukas
    Cicak, Pavel
    ELECTRONICS, 2023, 12 (22)
  • [40] The Proposed On-Chip Bus System with GALDS Topology
    Choi, Chang-Won
    Wee, Jae-Kyung
    Yeon, Gyu-Sung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 292 - +