Simultaneous partitioning and frequency assignment for on-chip bus architectures.

被引:6
|
作者
Srinivasan, S [1 ]
Li, L [1 ]
Vijaykrishnan, N [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
10.1109/DATE.2005.269
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we provide a methodology to perform both bus partitioning and bus frequency assignment to each of the bus segment simultaneously while optimizing both power consumption and performance of the system. We use a genetic algorithm and design an appropriate cost function which optimizes the solution on the basis of its power consumption and performance. The evaluation of our approach using a set of multiprocessor applications show that an average reduction of the energy consumption by 60% over a single shared bus architecture. Our results also show that it is beneficial to simultaneously assign bus frequencies and performing bus partitioning instead of performing them sequentially.
引用
收藏
页码:218 / 223
页数:6
相关论文
共 50 条
  • [1] Simultaneous memory and bus partitioning for SoC architectures.
    Srinivasan, S
    Angiolini, F
    Ruggiero, M
    Benini, L
    Vijaykrishman, N
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 125 - 128
  • [2] Efficient exploration of on-chip bus architectures and memory allocation
    Kim, S
    Im, C
    Ha, SH
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 248 - 253
  • [3] Test bus assignment, sizing, and partitioning for system-on-chip
    Harmanani, Haidar M.
    Sawan, Rachel
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2007, 32 (03): : 164 - 175
  • [4] Fast exploration of bus-based on-chip communication architectures
    Pasricha, S
    Dutt, N
    Ben-Romdhane, M
    INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 242 - 247
  • [5] Token ring arbitration scheme for on-chip CDMA bus architectures
    Nikolic, Tatjana R.
    Djosic, Sandra M.
    Nikolic, Goran S.
    Djordjevic, Goran Lj
    MICROELECTRONICS JOURNAL, 2020, 106
  • [6] Simultaneous on-chip bus synthesis and voltage scaling under random on-chip data traffic
    Pandey, Sujan
    Glesner, Manfred
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1111 - 1124
  • [7] A Priority Assignment Strategy of Processing Elements over an On-Chip Bus
    Chen, Ya-Shu
    Tang, Song-Jian
    Lo, Shi-Wu
    APPLIED COMPUTING 2007, VOL 1 AND 2, 2007, : 1176 - 1180
  • [8] Design methodology for on-chip bus architectures using system-on-chip network protocol
    Lee, J.
    IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (02) : 85 - 94
  • [9] Co-synthesis of custom on-chip bus and memory for MPSoC architectures
    Pandey, Sujan
    Genz, Christian
    Drechsler, Rolf
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 304 - +
  • [10] Distributed arbitration scheme for on-chip CDMA bus with dynamic codeword assignment
    Nikolic, Tatjana R.
    Nikolic, Goran S.
    Djordjevic, Goran Lj.
    ETRI JOURNAL, 2021, 43 (03) : 471 - 482