A non-enumerative path delay fault simulator for sequential circuits

被引:7
|
作者
Parodi, CG [1 ]
Agrawal, VD [1 ]
Bushnell, ML [1 ]
Wu, SL [1 ]
机构
[1] Rutgers State Univ, Piscataway, NJ 08855 USA
关键词
D O I
10.1109/TEST.1998.743287
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
\We extend the path status graph (PSG) method of delay fault simulation to sequential circuits. By devising a layered PSG and restricting the number of time-frames over which a fault must be detected, we preserve the non-enumerative nature of the simulation algorithm. The program is capable of simulating a wide variety of circuits (synchronous, asynchronous, multiple-clock and tri-state logic.) Both rated and variable clock modes, as well as robust, non-robust or functional sensitization, detection options, are available. The simulation can be stopped and restarted through a checkpointing facility. The program can target any given list of paths. This path list can also be generated by the program based on user-selectable criteria (all paths, longest paths, paths between certain I/O pairs, etc.) User reports include a histogram of path coverage versus path length. Detected and undetected path data remain implicit in the PSG and can be retrieved through post-processing commands. Due to its non-enumerative nature, the program can process most production level digital logic circuits.
引用
收藏
页码:934 / 943
页数:10
相关论文
共 50 条
  • [41] Parallel Critical Path Tracing Fault Simulation in Sequential Circuits
    Kousaar, Jaak
    Ubar, Raimund
    Kostin, Sergei
    Devadze, Sergei
    Raik, Jaan
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 305 - 310
  • [42] Tackling the Complexity of Exact Path Delay Fault Grading for Path Intensive Circuits
    Neophytou, Stelios N.
    Michael, Maria K.
    2015 20th IEEE European Test Symposium (ETS), 2015,
  • [43] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 43 - 54
  • [44] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 486 - 490
  • [45] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, Angela
    Cheng, Kwang-Ting
    Journal of Electronic Testing: Theory and Applications (JETTA), 1997, 11 (01): : 43 - 54
  • [46] Resynthesis of Combinational Circuits for Path Count Reduction and for Path Delay Fault Testability
    Angela Krstić
    Kwang-Ting Cheng
    Journal of Electronic Testing, 1997, 11 : 43 - 54
  • [47] Exact Path Delay Fault Coverage Calculation of Partitioned Circuits
    Kocan, Fatih
    Li, Lun
    Saab, Daniel G.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 858 - 864
  • [48] Sequential path delay fault identification using encoded delay propagation signatures
    Flanigan, Edward
    Abdulrahman, Arkan
    Tragoudas, Spyros
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 633 - 636
  • [49] Design of a path delay fault simulator for evaluation of ABIST generated stimuli
    Gjermundnes, O
    Aas, EJ
    2005 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 307 - 310
  • [50] A method of test generation for path delay faults in balanced sequential circuits
    Ohtake, S
    Miwa, S
    Fujiwara, H
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 321 - 327