Satsuki: An integrated processor synthesis and compiler generation system

被引:0
|
作者
Shackleford, B [1 ]
Yasuda, M [1 ]
Okushi, E [1 ]
Koizumi, H [1 ]
Tomiyama, H [1 ]
Yasuura, H [1 ]
机构
[1] HEWLETT PACKARD LABS,PALO ALTO,CA 94304
关键词
computer aided design; system design; processor design; compiler generation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Entire systems on a chip (SOCs)embodying a processor, memory, and system-specific peripheral hardware are now an everyday reality. The current generation of SOC designers are driven more than ever by the need to lower chip cost, while at the same time being faced with demands to get designs to market more quickly. It was to support this new community of designers that we developed Salsuki--an integrated processor synthesis and compiler generation system. By allowing the designer to tune the processor design to the bit-width and performance required by the application, minimum cost designs are achieved. Using synthesis to implement the processor in the same technology as the rest of the chip, allows for global chip optimization from the perspective of the system as a whole and assures design portability. The integral compiler generator, driven by the same parameters used for processor synthesis, promotes high-level expression of application algorithms while at the same lime isolating the application software from the processor implementation. Synthesis experiments incorporat ing a 0.8 micron CMOS gate array have produced designs ranging from a 45 MHz. 1,500 gate, 8-bit processor with a 4-word register file to a 31 MHz, 9,800 gate, 32-bit processor with a 16-word register file.
引用
收藏
页码:1373 / 1381
页数:9
相关论文
共 50 条
  • [21] Automatic generation of a simulation compiler by a HW/SW codesign system
    Yanagisawa, H
    Uehara, M
    Mori, H
    15TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2004, : 53 - 59
  • [22] PARALLEL COMPILER GENERATION
    GAAL, T
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 39 (2-5): : 147 - 150
  • [23] A Compiler-Friendly RISC-Based Digital Signal Processor Synthesis and Performance Evaluation
    Jiyang Kang
    Jongbok Lee
    Wonyong Sung
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 27 : 297 - 312
  • [24] A compiler-friendly RISC-based digital signal processor synthesis and performance evaluation
    Kang, JY
    Lee, J
    Sung, WY
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 27 (03): : 297 - 312
  • [25] ASIC DESIGN SYSTEM ADDS LOGIC SYNTHESIS AND COMPILER
    不详
    HIGH PERFORMANCE SYSTEMS-THE MAGAZINE FOR TECHNOLOGY CHAMPIONS, 1989, 10 (08): : 103 - 103
  • [26] APTEC LINKS INTEGRATED PROCESSOR TO I/O SYSTEM
    MANUEL, T
    ELECTRONICS, 1988, 61 (07): : 68 - 69
  • [27] Linguistic processor of the integrated system for solving planimetric problems
    Kurbatov, Sergeyi S.
    INTERNATIONAL JOURNAL OF KNOWLEDGE-BASED AND INTELLIGENT ENGINEERING SYSTEMS, 2021, 25 (02) : 185 - 193
  • [28] A compiler for a dynamically reconfigurable processor with cell array structures
    Hatano, F
    Morishita, T
    Komoku, K
    Teramoto, I
    RECONFIGURABLE TECHNOLOGY: FPGAS FOR COMPUTING AND APPLICATIONS II, 2000, 4212 : 96 - 103
  • [29] Retargeting the Open64 Compiler to PowerPC Processor
    Lin, Ming
    Yu, Zhenyang
    Zhang, Duo
    Zhu, Yunmin
    Wang, Shengyuan
    Dong, Yuan
    2008 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS SYMPOSIA, PROCEEDINGS, 2008, : 152 - 157
  • [30] An evaluation of compiler-processor interaction for DSP applications
    Frederiksen, A
    Christiansen, R
    Bier, J
    Koch, P
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1684 - 1688