Test strategies on functionally partitioned module-based programmable architecture for base-band processing

被引:0
|
作者
Leung, S [1 ]
Postula, A [1 ]
Hemani, A [1 ]
机构
[1] Univ Queensland, Sch CSEE, St Lucia, Qld 4072, Australia
关键词
D O I
10.1109/DSD.2001.952317
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A specialised reconfigurable architecture for telecommunication base-band processing is augmented with testing resources. The routing network is linked via virtual it-ire hardware modules to reduce the area occupied by connecting buses. The number of switches within the routing matrices is also minimised, which increases throughput without sacrificing flexibility. The testing algorithm it-as developed to systematically search for faults in the processing modules and the flexible highspeed routing network within the architecture. The testing algorithm starts with scanning the externally addressable memory space and testing the master controller. The controller then tests every switch in the route-through switch matrix by making loops from the shared memory to each of the switches. The local switch matrix is also tested in the same way. Next the local memory is scanned. Finally, pre-defined test vectors are loaded into local memory to check the processing modules. This algorithm scans all possible paths within the interconnection network exhaustively and reports all faults. Strategies can be inserted to bypass minor faults.
引用
收藏
页码:326 / 333
页数:8
相关论文
共 8 条
  • [1] Functionally partitioned module-based programmable architecture for wireless base-band processing
    Leung, S
    Postula, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (4-6) : 177 - 192
  • [2] Development of programmable architecture for base-band processing
    Leung, S
    Postula, A
    Hemani, A
    PROCEEDINGS OF THE 26TH EUROMICRO CONFERENCE, VOLS I AND II, 2000, : 362 - 367
  • [3] Reconfigurable architecture for base-band data processing
    Leung, S
    Postula, A
    Hemani, A
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 175 - 179
  • [4] Design and analysis of a programmable single-chip architecture for DVB-T base-band receiver
    Pan, CZ
    Bagherzadeh, N
    Kamalizad, AH
    Koohi, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 468 - 473
  • [5] A MODULE-BASED ASSEMBLY LANGUAGE WITH PARALLEL PROCESSING CONSTRUCTS AND ITS IMPLEMENTATION IN THE ASTOR ARCHITECTURE
    ZEHENDNER, E
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 23 (1-5): : 215 - 219
  • [6] MODULE-BASED ASSEMBLY LANGUAGE WITH PARALLEL PROCESSING CONSTRUCTS AND ITS IMPLEMENTATION IN THE ASTOR ARCHITECTURE.
    Zehendner, Eberhard
    Microprocessing and microprogramming, 1988, 23 (1-5): : 215 - 220
  • [7] Arithmetic module-based built-in self test architecture for two-pattern testing
    Voyiatzis, I.
    Efstathiou, C.
    Antonopoulou, H.
    Milidonis, A.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (04): : 195 - 204
  • [8] Implementation of a 20Mbps high-speed base-band processing unit with synchronisation: A communications test-bed
    Kandeepan, Sithamparanathan
    Rohani, Bijan
    Caldera, Manora
    2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 556 - +