Validating the Performance of a 32nm CMOS High Speed Serial Link Receiver with Adaptive Equalization and Baud-Rate Clock Data Recovery

被引:0
|
作者
Puligundla, Sudeep [1 ]
Spagna, Fulvio [2 ]
Chen, Lidong [2 ]
Tran, Amanda [2 ]
机构
[1] Intel Corp, 2111 NE 25th Ave,MS JF4-215, Hillsboro, OR 97124 USA
[2] Intel, Santa Clara, CA USA
关键词
design for validation; on-die debug hooks; adaptive equalization; decision-feedback equalizer; LMS algorithm; high speed serial link; AGC and CDR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-Die features available for validation and test on an integrated circuit play a major role in evaluating the performance of the functionality being realized by the circuit in a post-silicon environment and can considerably reduce time to market of the end-product. In the case of high-speed 10, it is also important to note that the type of on-die hooks required to debug and validate the performance and robustness of the design depend on several factors, of which the type of I/O architecture chosen plays a key role. In order to support high data rates, the serial I/O design in this paper implements a receiver with adaptive equalization engine for the compensation of inter-symbol interference (lSI) and real-time environmental changes (temperature and voltage). This paper describes the debug hooks and their usage models in such a high-speed I/O designed using a 32nm CMOS process. These hooks have been tested in the lab and proven to be very useful. While the main focus of the paper is to describe the hooks, how they are used in the lab for observing the robustness in the dynamic behavior of the adaptive loops and the measurement results; the reader is also provided with a brief insight into the equations describing the loops behavior together with a description of the loops implementation details.
引用
收藏
页数:5
相关论文
共 22 条
  • [1] High-speed baud-rate clock and data recovery
    Musa, Faisal A.
    Carusone, Anthony Chan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 64 - 69
  • [2] A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery
    Liao, Chih-Fan
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2492 - 2502
  • [3] A 60Gb/s 288mW NRZ Transceiver with Adaptive Equalization and Baud-Rate Clock and Data Recovery in 65nm CMOS Technology
    Han, Jaeduk
    Lu, Yue
    Sutardja, Nicholas
    Alon, Elad
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 112 - 112
  • [4] Design Techniques for a 60-Gb/s 288-mW NRZ Transceiver With Adaptive Equalization and Baud-Rate Clock and Data Recovery in 65-nm CMOS Technology
    Han, Jaeduk
    Sutardja, Nicholas
    Lu, Yue
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3474 - 3485
  • [5] A 10-Gb/s CMOS serial-link receiver using eye-opening monitoring for adaptive equalization and for clock and data recovery
    Suttorp, Thomas
    Langmann, Ulrich
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 277 - 280
  • [6] A 20-Gb/s, 2.4 pJ/bit, Fully Integrated Optical Receiver with a Baud-Rate Clock and Data Recovery
    Lee, Yuan-Sheng
    Chen, Wei-Zen
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [7] A Multichannel Serial Link Receiver With Dual-Loop Clock-and-Data Recovery and Channel Equalization
    Kalantari, Nader
    Buckwalter, James F.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) : 2920 - 2931
  • [8] A 25-Gb/s, 2.1-pJ/bit, Fully Integrated Optical Receiver With a Baud-Rate Clock and Data Recovery
    Lee, Yuan-Sheng
    Ho, Wei-Hsiang
    Chen, Wei-Zen
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (08) : 2243 - 2254
  • [9] Equalization and clock and data recovery techniques for 10-gb/s CMOS serial-link receivers
    Gondi, Srikanth
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 1999 - 2011
  • [10] Low complexity joint clock recovery and adaptive equalization based on a baud-rate timing phase error detector for short-reach digital coherent transmission
    Liu J.
    Li C.
    Cui S.
    Chen Y.
    Tang J.
    Zhou J.
    Zhou K.
    Dai J.
    Tang M.
    Optics Letters, 2023, 48 (16) : 4384 - 4387