Improving Digital Circuit Simulation with Batch-Parallel Logic Evaluation

被引:3
|
作者
Patrou, Maria [1 ]
Legault, Jean-Philippe [1 ]
Graham, Aaron G. [1 ]
Kent, Kenneth B. [1 ]
机构
[1] Univ New Brunswick, Fac Comp Sci, Fredericton, NB, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Field Programmable Gate Array; FPGA; VTR; CAD flow; ODIN II; parallel; batch; simulation;
D O I
10.1109/DSD.2019.00031
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Integrated circuit simulators reproduce the behavior and functionality of the underlying circuits. They are part of FPGA CAD flow tools and they ensure the correctness of the circuits after the various conversions and optimizations occurring in the previous stages. During this procedure a graph with dependencies across nodes is created for each circuit design. Large circuits, and thus graphs, require more time to be simulated, making a parallel approach necessary. We explore a new solution-batch-parallel simulation in which the circuit output is calculated by worker threads that process batches of input vectors. The threads traverse and calculate their assigned nodes in parallel taking into consideration the intra-node dependencies. Furthermore, a node calculation analysis is performed and used to achieve work balance across threads. We apply this technique on the open-source Odin II framework and compare it with the existing approaches. The batch-parallel simulation is compared with the two existing approaches, single-threaded and multi-threaded, under various configurations, considering the number of threads and the batch sizes. The results demonstrate performance gains against the existing approaches in the majority of the benchmarks used for specific metrics, such as simulation elapsed time.
引用
收藏
页码:144 / 151
页数:8
相关论文
共 50 条
  • [21] Digital Circuit Performance Evaluation of Parallel Gated Junctionless Field Effect Transistor
    Raibaruah, Apurba Kumar
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (03) : 383 - 391
  • [22] LAZY SIMULATION OF DIGITAL LOGIC
    CHARLTON, CC
    JACKSON, D
    LENG, PH
    COMPUTER-AIDED DESIGN, 1991, 23 (07) : 506 - 513
  • [23] DEVELOPMENT OF AN OPTICAL PARALLEL LOGIC DEVICE AND A HALF-ADDER CIRCUIT FOR DIGITAL OPTICAL-PROCESSING
    ATHALE, RA
    LEE, SH
    OPTICAL ENGINEERING, 1979, 18 (05) : 513 - 517
  • [24] EXPERIMENTAL EVALUATION OF DYNAMIC SCHEDULING FOR PARALLEL LOGIC SIMULATION USING BENCHMARK CIRCUITS
    SEKO, T
    KIKUNO, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1910 - 1912
  • [25] Parallel event-driven logic simulation algorithms: Tutorial and comparative evaluation
    Baker, WI
    Mahmood, A
    Carlson, BS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (04): : 177 - 185
  • [26] PARALLEL LOGIC SIMULATION OF VLSI SYSTEMS
    BAILEY, ML
    BRINER, JV
    CHAMBERLAIN, RD
    ACM COMPUTING SURVEYS, 1994, 26 (03) : 255 - 294
  • [27] Parallel Logic Simulation: Myth or Reality?
    Chang, Kai-Hui
    Browy, Chris
    COMPUTER, 2012, 45 (04) : 67 - 73
  • [28] Parallel Logic Simulation for Functional Test
    Lai L.
    Yang Y.
    Li H.
    Lin X.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2023, 35 (05): : 803 - 810
  • [29] LOGIC SCOPE SIMPLIFIES DIGITAL CIRCUIT DEBUG
    NOVELLINO, J
    ELECTRONIC DESIGN, 1993, 41 (19) : 135 - 136
  • [30] PORTABLE PARALLEL LOGIC AND FAULT SIMULATION
    MUELLERTHUNS, RB
    SAAB, DG
    DAMIANO, RF
    ABRAHAM, JA
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 506 - 509