Modeling and Analysis of On-Chip Power Noise Induced by an On-Chip Linear Voltage Regulator Module With a High-Speed Output Buffer

被引:6
|
作者
Kim, Heegon [1 ]
Cho, Jonghyun [1 ]
Yoon, Changwook [2 ]
Achkir, Brice [3 ]
Drewniak, James [1 ]
Fan, Jun [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Intel Corp, San Jose, CA 95125 USA
[3] Cisco Syst Inc, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
System-on-chip; Transistors; Analytical models; Mathematical model; Load modeling; Integrated circuit modeling; Regulators; High-speed output buffer; on-chip linear voltage regulator module (VRM); on-chip low-dropout (LDO) regulator; on-chip power distribution network (PDN); on-chip power noise; NETWORK;
D O I
10.1109/TEMC.2019.2921008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, analytical models of on-chip power noise induced by an on-chip linear voltage regulator module (VRM) circuit with a high-speed output buffer are proposed. Based on the piecewise linear approximated mosfet I-V curve model, closed-form equations for the on-chip power noise induced by an on-chip low-dropout regulator are derived. The accuracy of the proposed analytical model is validated by SPICE simulation with a 110-nm CMOS technology library. Based on the proposed analytical models, the impacts of VRM design parameters on VRM output noise induced by load current and external noises are analyzed. Because self-impedance at the VRM output and external noise transfer functions share a common resonant frequency, the on-chip power noise is minimized by avoiding the resonant frequency from peak frequencies of noise source spectrums. The larger on-chip decoupling capacitance at load reduces, the overall on-chip VRM output noise. While the larger pass transistor size reduces the on-chip VRM output noise induced by the reference voltage fluctuation, it increases the noise generated by off-chip power fluctuation. The reference voltage node needs to be carefully designed, as opposed to an off-chip power distribution network, due to its dominant impact on the on-chip VRM output noise. The analysis results based on the proposed model provide an in-depth understanding of and useful design guidance for on-chip power noise induced by the on-chip linear VRM with a high-speed output buffer.
引用
收藏
页码:880 / 893
页数:14
相关论文
共 50 条
  • [11] Low Noise Linear Voltage Regulator for Use as an on-chip PLL Supply in Microprocessors
    Shor, Joseph
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 841 - 844
  • [12] An On-Chip Power Supply Regulator to Reduce the Switching Noise
    Zhou, Junfeng
    Dehaene, Wim
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2011, 53 (01) : 157 - 168
  • [13] A Low-Power SerDes for High-Speed On-Chip Networks
    Park, Dongjun
    Yoon, Junsub
    Kim, Jongsun
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 252 - 253
  • [14] Modeling of Power Supply Noise Associated with Package Parasitics in an On-Chip LDO Regulator
    Joo, Junho
    Sun, Yin
    Lee, Jongjoo
    Kong, Sunkyu
    Kang, Soonku
    Song, Inmyung
    Hwang, Chulsoon
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 395 - 399
  • [15] Modeling and Optimization of On-chip High Speed Interconnects
    Kumar, B. Krishna
    Rajeswari, P.
    Kumar, N. Suresh
    INCEMIC 2006: 9TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, PROCEEDINGS, 2006, : 109 - 114
  • [16] High-speed on-chip light sources at the nanoscale
    Li, Xi
    Gu, Qing
    ADVANCES IN PHYSICS-X, 2019, 4 (01):
  • [17] Inductance model and analysis methodology for high-speed on-chip interconnect
    Gala, K
    Blaauw, D
    Zolotov, V
    Vaidya, PM
    Joshi, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 730 - 745
  • [18] High speed, high bandwidth on-chip current and voltage sensor
    Kruppa, J.
    Hesidenz, D.
    2006 IEEE SENSORS, VOLS 1-3, 2006, : 1337 - +
  • [19] Modeling and Analysis on Radiation of On-Chip Power Ring
    Wang, Yibin
    Wang, Cexing
    Su, Tao
    2017 IEEE SIXTH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION (APCAP), 2017,
  • [20] High-speed circuits employing on-chip magnetic components
    Black, WC
    Fayfield, RT
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 156 - 161