Memory Access Aware Mapping for Networks-on-Chip

被引:20
|
作者
Jin, Xi [1 ]
Guan, Nan [1 ,2 ]
Deng, Qingxu [1 ]
Yi, Wang [1 ,2 ]
机构
[1] Northeastern Univ, Inst Comp Software, Shenyang, Liaoning, Peoples R China
[2] Uppsala Univ, Dept Informat Technol, Uppsala, Sweden
关键词
CONTROLLER;
D O I
10.1109/RTCSA.2011.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-Chip (NoC) has been introduced to offer high on-chip communication bandwidth for large-scale multi-core systems. However, the communication bandwidth between NoC chips and off-chip memories is relatively low, which seriously limits the overall system performance. So optimizing the off-chip memory communication efficiency is a crucial issue in the NoC system design flow. In this paper, we present a memory access aware mapping algorithm for NoC, which explores SDRAM access parallelization in order to offer higher off-chip memory communication efficiency, and eventually achieve higher overall system performance. To the best of our knowledge, this is the first work to consider off-chip memory communication efficiency in application mapping on NoC. Experimental results showed that, comparing with classical NoC mapping algorithms, our algorithm can significantly improve the memory utilization and overall system throughput (on average 60% improvement).
引用
收藏
页码:339 / 348
页数:10
相关论文
共 50 条
  • [31] Wrapper design for the reuse of networks-on-chip as test access mechanism
    Amory, Alexandre M.
    Goossens, Kees
    Marinissen, Erik Jan
    Lubaszewski, Marcelo
    Moraes, Fernando
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 213 - +
  • [32] Robust Application Mapping for Networks-on-chip Considering Uncertainty of Tasks
    Wang Xinyu
    Li Zhiying
    Shao Shuai
    Yu Zhigang
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2019, 41 (05) : 1152 - 1159
  • [33] Elixir: A new bandwidth-constrained mapping for Networks-on-chip
    Reshadi, Midia
    Khademzadeh, Ahmad
    Reza, Akram
    IEICE ELECTRONICS EXPRESS, 2010, 7 (02): : 73 - 79
  • [34] Wireless on Networks-on-Chip
    Taskin, Baris
    2013 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2013,
  • [35] SMA: A constructive partitioning based mapping approach for Networks-on-Chip
    Alagarsamy, Aravindhan
    Mahilmaran, Sundarakannan
    Gopalakrishnan, Lakshminarayanan
    Ko, Seok-Bum
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 94
  • [36] Fuzzy-based mapping algorithms to design networks-on-chip
    Taassori, Mehdi
    Niroomand, Sadegh
    Uysal, Sener
    Hadi-Vencheh, Abdollah
    Vizvari, Bela
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2016, 31 (01) : 27 - 43
  • [37] PARS - An Efficient Congestion-Aware Routing Method for Networks-on-Chip
    Chang, Xin
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Westerlund, Tomi
    Plosila, Juha
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 166 - 171
  • [38] A fault-tolerant core mapping technique in networks-on-chip
    Khalili, Fatemeh
    Zarandi, Hamid R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (06): : 238 - 245
  • [39] Application Mapping for Express Channel-Based Networks-on-Chip
    Zhu, Di
    Chen, Lizhong
    Yue, Siyu
    Pedram, Massoud
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [40] Routerless Networks-on-Chip
    Alazemi, Fawaz
    Azizimazreah, Arash
    Bose, Bella
    Chen, Lizhong
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2018, : 492 - 503