Synthesis of multi-dimensional high-speed FIFOs for out-of-order communication

被引:0
|
作者
Keinert, Joachim [1 ]
Haubelt, Christian [2 ]
Teich, Juergen [2 ]
机构
[1] Fraunhofer Inst Integrated Circuits IIS, Wolfsmantel 33, D-91058 Erlangen, Germany
[2] Univ Erlangen Nurnberg, Dept Comp Sci, Hardware Software Co Design, D-91058 Erlangen, Germany
来源
ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2008, PROCEEDINGS | 2008年 / 4934卷
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to increasing complexity of modern real-time image processing applications, classical hardware development at register transfer level becomes more and more the bottleneck of technological progress. Modeling those applications by help of multi-dimensional data flow and providing efficient means for their synthesis in hardware is one possibility to alleviate the situation. The key element of such descriptions is a multi-dimensional FIFO whose hardware synthesis shall be investigated in this paper. In particular, it considers the occurring out-of-order communication and proposes an architecture which is able to handle both address generation and flow control in an efficient manner. The resulting implementation allows reading and writing one pixel per clock cycle with an operation frequency of up to 300 MHz. This is even sufficient to process very huge images occurring in the domain of digital cinema in real-time.
引用
收藏
页码:130 / +
页数:3
相关论文
共 50 条
  • [31] System on High-speed Underwater Acoustic Communication with Multi-carrier
    Yan Zhenhua
    Huang Jianguo
    Han Jing
    Ran Maohua
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 470 - 473
  • [32] Enabling Intermittent Computing on High-Performance Out-of-Order Processors
    Sliper, Sivert T.
    Balsamo, Domenico
    Weddell, Alex S.
    Merrett, Geoff V.
    PROCEEDINGS OF THE 2018 INTERNATIONAL WORKSHOP ON ENERGY HARVESTING & ENERGY-NEUTRAL SENSING SYSTEMS (ENSSYS '18), 2018, : 19 - 25
  • [33] High Performance Instruction Scheduling Circuits for Out-of-Order Soft Processors
    Wong, Henry
    Betz, Vaughn
    Rose, Jonathan
    2016 IEEE 24TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2016, : 9 - 16
  • [34] OSIA: Out-of-order Scheduling for In-order Arriving in concurrent multi-path transfer
    Wang, Jingyu
    Liao, Jianxin
    Li, Tonghong
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 2012, 35 (02) : 633 - 643
  • [35] Multi-dimensional parallel rank order filtering
    van der Horst, M. G.
    Mak, R. H.
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 627 - 632
  • [36] A performance study of multi-core out-of-order superscalar processor architecture
    Lee, Jong-Bok
    Transactions of the Korean Institute of Electrical Engineers, 2012, 61 (10): : 1502 - 1507
  • [37] CHECKPOINT REPAIR FOR HIGH-PERFORMANCE OUT-OF-ORDER EXECUTION MACHINES
    HWU, WMW
    PATT, YN
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (12) : 1496 - 1514
  • [38] Multi-dimensional encoding and decoding for high capacity optical communication using OCDMA
    R. Mercy Kingsta
    R. Shantha Selvakumari
    Photonic Network Communications, 2022, 44 : 41 - 51
  • [39] Multi-dimensional encoding and decoding for high capacity optical communication using OCDMA
    Kingsta, R. Mercy
    Selvakumari, R. Shantha
    PHOTONIC NETWORK COMMUNICATIONS, 2022, 44 (01) : 41 - 51
  • [40] Energy-efficient High-speed Search Engine Using a Multi-dimensional TeAM Architecture with Parallel Pipelined Subdivided Structure
    Nawa, Masami
    Okuda, Kenzo
    Ata, Shingo
    Kuroda, Yasuto
    Yano, Yuji
    Iwamoto, Hisashi
    Inoue, Kazunari
    Oka, Ikuo
    2016 13TH IEEE ANNUAL CONSUMER COMMUNICATIONS & NETWORKING CONFERENCE (CCNC), 2016,