A bitline leakage compensation scheme for low-voltage SRAMs

被引:53
|
作者
Agawa, K [1 ]
Hara, H
Takayanagi, T
Kuroda, T
机构
[1] Toshiba Co Ltd, Syst LSI Res & Dev Ctr, Kawasaki, Kanagawa 2128520, Japan
[2] Keio Univ, Dept Elect Engn, Yokohama, Kanagawa 2238522, Japan
关键词
bitline leakage currents; CMOS analog integrated circuits; compensation scheme; leak detection; low-voltage operation; SRAM chips;
D O I
10.1109/4.918909
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A bitline leakage current of an SRAM, induced by leakage current of the transmission transistors in the cells that are associated with the bitline, increases as the threshold voltage (V-TH) of the transistors is reduced for high performance at low power-supply voltage (V-DD), The increased bitline leakage causes slow or incorrect read/write operation of an SRAM because the leakage current acts as noise current for a sense amplifier. In this paper, the problem has been solved from a circuitry point of view, and the scheme which detects the bitline leakage current in a precharge cycle and compensates for it during a read/write cycle is proposed. Employing this scheme, the SRAM with 360-muA bitline leakage current can perform a read/write operation at the same speed as one that has no bitline leakage current, This enables a 0.1-V reduction in V-TH, and keeps the V-TH and delay scalability of a high-performance SRAM in technology progress. An experimental 8-kb SRAM with 256 rows is fabricated in a 0.25-mum CMOS technology, which demonstrates the effectiveness of the scheme.
引用
收藏
页码:726 / 734
页数:9
相关论文
共 50 条
  • [1] An active leakage-injection scheme applied to low-voltage SRAMs
    De Lima, JA
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 369 - 372
  • [2] A bit-line leakage compensation scheme for low-voltage SRAM's
    Agawa, K
    Hara, H
    Takayanagi, T
    Kuroda, T
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 70 - 71
  • [3] Sensing Margin Enhancement Techniques for Ultra-Low-Voltage SRAMs Utilizing a Bitline-Boosting Current and Equalized Bitline Leakage
    Anh Tuan Do
    Truc Quynh Nguyen
    Yeo, Kiat Seng
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (12) : 868 - 872
  • [4] A Variation-Tolerant Bitline Leakage Sensing Scheme for Near-threshold SRAMs
    Chiou, Lih-Yih
    Huang, Chi-Ray
    Cheng, Chang-Chieh
    Huang, Jing-Yu
    Ling, Wei-Suo
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
  • [5] A Multiword Based High Speed ECC Scheme for Low-voltage Embedded SRAMs
    Jahinuzzarnan, Shah
    Shakir, Tahseen
    Lubana, Sumanjit
    Shah, Jaspal Singh
    Sachdev, Manoj
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 226 - 229
  • [6] A hierarchical sensing scheme (HSS) of high-density and low-voltage operation SRAMs
    Haraguchi, Y
    Wada, T
    Arita, Y
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 79 - 80
  • [7] Bitline GND sensing technique for low-voltage operation FeRAM
    Kawashima, S
    Endo, T
    Yamamoto, A
    Nakabayashi, K
    Nakazawa, M
    Morita, K
    Aoki, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 592 - 598
  • [8] Additive-calibration scheme for leakage compensation of low voltage SRAM
    Peng, Chunyu
    An, Xiangwen
    Lin, Zhiting
    Wu, Xiulong
    Hong, Wei
    IEICE ELECTRONICS EXPRESS, 2016, 13 (18):
  • [9] Leakage suppression of low-voltage transient voltage suppressor
    Dai, Sheng-Huei
    Lin, Chrong-Jung
    King, Ya-Chin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 206 - 210
  • [10] Droop Control of Low-voltage Microgrids With Voltage Compensation
    Xie, Bo
    Hou, Hailiang
    Cheng, Yun
    2019 6TH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING (ICISCE 2019), 2019, : 732 - 736