Clock Signal Phase Alignment System for Daisy Chained Integrated Circuits

被引:0
|
作者
Wojciechowski, Andrzej A. [1 ]
Marcinek, Krzysztof [1 ,2 ]
Pleskacz, Witold A. [1 ]
机构
[1] Warsaw Univ Technol, Inst Microelect & Optoelect, Warsaw, Poland
[2] ChipCraft Sp Zoo, Lublin, Poland
关键词
clock signal; synchronization; daisy chain; phase synchronization; phase alignment; modular arithmetic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase difference of the clock signals is a critical factor in high precision synchronization of interconnected integrated circuits. In order to synchronize a daisy-chained set of individual systems, a novel concept of clock signal phase alignment circuit as well as calibration algorithm were developed. The work describes a high-level analog circuit and the calibration procedure implemented in the digital control module. The high-level implementation was tested using Verilog HDL language and conclusions are presented. Moreover, the required features and recognized restrictions are also discussed.
引用
收藏
页码:89 / 92
页数:4
相关论文
共 50 条
  • [1] A Proof-of-Concept FPGA-Based Clock Signal Phase Alignment System
    Wojciechowski, Andrzej A.
    ELECTRONICS, 2024, 13 (16)
  • [2] Procedure for length matching of daisy-chained clock and command/address/control signal traces including via length compensation
    Ong C.-J.
    Silva B.P.
    Chen H.
    IEEE Electromagnetic Compatibility Magazine, 2019, 8 (02) : 54 - 56
  • [3] Clock system design for high speed integrated circuits
    Narayan, Kris
    Electronic Engineering (London), 1994, 66 (814):
  • [4] Power-Supply Instability Aware Clock Signal Modulation for Digital Integrated Circuits
    Semiao, J.
    Freijedo, J.
    Moraes, M.
    Mallmann, M.
    Antunes, C.
    Rocha, L.
    Benfica, J.
    Vargas, F.
    Santos, M.
    Teixeira, I. C.
    Rodriguez Andina, J. J.
    Teixeira, J. P.
    Lupi, D.
    Gatti, E.
    Garcia, L.
    Hernandez, F.
    2008 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE), 2008, : 454 - +
  • [5] Dynamical phase alignment of sampling clock in optical performance monitoring system
    Yang, Aiying
    Liu, Chaochao
    Feng, Lihui
    CHINESE OPTICS LETTERS, 2015, 13 (01)
  • [6] Dynamical phase alignment of sampling clock in optical performance monitoring system
    杨爱英
    刘超超
    冯立辉
    ChineseOpticsLetters, 2015, 13 (01) : 41 - 44
  • [7] CLOCK SYSTEM-DESIGN FOR HIGH-SPEED INTEGRATED-CIRCUITS
    NARAYAN, K
    ELECTRONIC ENGINEERING, 1994, 66 (814): : 39 - &
  • [8] CLOCK BREAKTHROUGH IN ECL INTEGRATED-CIRCUITS
    HAWKER, I
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1983, 130 (06): : 252 - 256
  • [9] Current control of modular multilevel converters with phase-shifted pwm using a daisy-chained distributed control system
    Koyama, Yushi
    Isobe, Takanori
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2019, 14 (07) : 1095 - 1104
  • [10] The integrated circuits photo masks images alignment for automated optical inspection system
    Krylov, Victor
    Antoshchuk, Svetlana
    Shcherbakova, Galina
    ANNALS OF DAAAM FOR 2007 & PROCEEDINGS OF THE 18TH INTERNATIONAL DAAAM SYMPOSIUM: INTELLIGENT MANUFACTURING & AUTOMATION: FOCUS ON CREATIVITY, RESPONSIBILITY, AND ETHICS OF ENGINEERS, 2007, : 407 - 408