A Hardware Architecture Binarizer Design for the H.264/AVC CABAC Entropy Coding

被引:0
|
作者
Ben Hmida, Asma [1 ]
Dhahri, Salah [1 ]
Zitouni, Abdelkrim [1 ]
机构
[1] Fac Sci Monastir, Elect & Microelect Lab, Monastir 5000, Tunisia
关键词
CABAC; binarizer; encoder;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The CABAC (Context Adaptive Binary Arithmetic Coding) in the H.264/AVC standard consists of binarizer, arithmetic encoder, and bit generator. This paper presents hardware architecture design of the binarizer part of the CABAC (Context-Based Adaptive Binary Arithmetic Coding) entropy encoder as defined in the H.264/AVC video compression standard. The proposed architecture avoids the support of all the binarizer method. The proposed architecture avoids the support of all the binarizer method. After implemented in Verilog-HDL and synthesized with Xilinx ISE Design the proposed architecture consumes about 394 slices and can operate at frequencies up to 267 MHz.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Design of a low power architecture for CABAC encoder in H.264
    Kuo, Chien-Chung
    Lei, Sheau-Fang
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 243 - +
  • [32] Hardware Architecture for Real Time H.264 CABAC Decoding for HDTV Applications
    Johar, Sumit
    Sachdeva, Ravin
    Alfonso, Daniele
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 403 - 404
  • [33] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406
  • [34] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [35] A Highly Efficient VLSI Architecture for H.264/AVC Level 5.1 CABAC Decoder
    Liao, Yuan-Hsin
    Li, Gwo-Long
    Chang, Tian-Sheuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (02) : 272 - 281
  • [36] Hardware Architecture Design for High-performance H.264/AVC Deblocking Filter
    Zheng, Xiaodong
    Zhu, Wei
    Yu, Shaoyong
    Wu, Jinpeng
    SENSORS AND MATERIALS, 2019, 31 (03) : 905 - 922
  • [37] High-Throughput Architecture for H.264/AVC CABAC Encoding and Decoding System
    Chang, Yuan-Teng
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXI, 2008, 7073
  • [39] An efficient hardware design for HDTV H.264/AVC encoder
    Wei, Liang
    Ding, Dan-dan
    Du, Juan
    Yu, Bin-bin
    Yu, Lu
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (06): : 499 - 506
  • [40] CABAC在H.264/AVC中的应用
    闵玲
    李方
    何小海
    信息与电子工程, 2006, (04) : 269 - 274