True Random Number Generator embedded in reconfigurable hardware

被引:0
|
作者
Fischer, V [1 ]
Drutarovsky, M
机构
[1] Univ St Etienne, UMR CNRS 5516, Lab Traitement Signal & Instrumentat, St Etienne, France
[2] Tech Univ Kosice, Dept Elect & Multimedia Commun, Kosice 04120, Slovakia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new True Random Number Generator (TRNG) based on an analog Phase-Locked Loop (PLL) implemented in a digital Altera Field Programmable Logic Device (FPLD). Starting with an analysis of the one available on chip source of randomness - the PLL synthesized low jitter clock signal, a new simple and reliable method of true randomness extraction is proposed. Basic assumptions about statistical properties of jitter signal are confirmed by testing of mean value of the TRNG output signal. The quality of generated true random numbers is confirmed by passing standard NIST statistical tests. The described TRNG is tailored for embedded System-On-a-Programmable-Chip (SOPC) cryptographic applications and can provide a good quality true random bit-stream with throughput of several tens of kilobits per second. The possibility of including the proposed TRNG into a SOPC design significantly increases the system security of embedded cryptographic hardware.
引用
收藏
页码:415 / 430
页数:16
相关论文
共 50 条
  • [1] A robust chaos-based true random number generator embedded in reconfigurable switched-capacitor hardware
    Drutarovsky, Milos
    Galajda, Pavol
    2007 17TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA, VOLS 1 AND 2, 2007, : 29 - +
  • [2] A robust chaos-based true random number generator embedded in reconfigurable switched-capacitor hardware
    Drutarovsky, Milos
    Galajda, Pavol
    RADIOENGINEERING, 2007, 16 (03) : 120 - 127
  • [3] Reconfigurable Side Channel Attack resistant True Random Number Generator
    Bahadur, Vijay
    Selvakumar, David
    Vijendran, N.
    Sobha, P. M.
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [4] Random-telegraph-noise-enabled true random number generator for hardware security
    Brown, James
    Zhang, Jian Fu
    Zhou, Bo
    Mehedi, Mehzabeen
    Freitas, Pedro
    Marsland, John
    Ji, Zhigang
    SCIENTIFIC REPORTS, 2020, 10 (01)
  • [5] Random-telegraph-noise-enabled true random number generator for hardware security
    James Brown
    Jian Fu Zhang
    Bo Zhou
    Mehzabeen Mehedi
    Pedro Freitas
    John Marsland
    Zhigang Ji
    Scientific Reports, 10
  • [6] A hardware random number generator
    Tkacik, TE
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 450 - 453
  • [7] Parallel, True Random Number Generator (P-TRNG): Using Parallelism for Fast True Random Number Generation in Hardware
    Arciuolo, Thomas
    Elleithy, Khaled M.
    2021 IEEE 11TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2021, : 987 - 992
  • [8] Fault Analysis and Evaluation of a True Random Number Generator Embedded in a Processor
    Mathilde Soucarros
    Jessy Clédière
    Cécile Dumas
    Philippe Elbaz-Vincent
    Journal of Electronic Testing, 2013, 29 : 367 - 381
  • [9] A True Random Number Generator Method Embedded in Wireless Communication Systems
    Suzuki, Toshinori
    Kaminaga, Masahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2020, E103A (04) : 686 - 694
  • [10] Fault Analysis and Evaluation of a True Random Number Generator Embedded in a Processor
    Soucarros, Mathilde
    Clediere, Jessy
    Dumas, Cecile
    Elbaz-Vincent, Philippe
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (03): : 367 - 381