Optimization of Placement of Dynamic Network-on-chip Cores Using Simulated Annealing

被引:0
|
作者
Hredzak, Branislav [1 ]
Diessel, Oliver [2 ]
机构
[1] Univ New South Wales, Sch Elect Engn & Telecommun, Sydney, NSW 2052, Australia
[2] Univ New South Wales, Sch Comp Sci & Engn, Sydney, NSW 2052, Australia
来源
IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY | 2011年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We derive an objective function which instead of mapping/placing application task graphs in a compact manner onto reconfigurable devices, dilates the mappings as much as the available latencies on critical connections allow. The objective function is then optimized using simulated annealing. The main advantage of the dilated placement of the task graphs is that the unused resources between an application's configured components can be used to provide additional flexibility when the configuration needs to change. We present results of applying the dilated placement to one synthetic case and one real case. The presented results show successful and meaningful graph dilation.
引用
收藏
页码:2400 / 2405
页数:6
相关论文
共 50 条
  • [21] Adaptive Optimization of Dynamic Heterogeneous Network Topologies: A Simulated Annealing Methodology
    Zhuo, Ming
    Yang, Peng
    Chen, Junyi
    Liu, Leyuan
    Liu, Chenrui
    ARTIFICIAL INTELLIGENCE AND SECURITY, ICAIS 2022, PT II, 2022, 13339 : 587 - 612
  • [22] Network-on-Chip interconnect for pairing-based cryptographic IP cores
    English, Tom
    Popovici, Emanuel
    Keller, Maurice
    Marnane, W. P.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2011, 57 (01) : 95 - 108
  • [23] Mapping of IP cores to network-on-chip architectures based on traffic loads
    Wu, CM
    Chi, HC
    Lee, MC
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 874 - 877
  • [24] Dynamic Energy and Reliability Management in Network-on-Chip based Chip Multiprocessors
    Moghaddam, Milad Ghorbani
    2017 EIGHTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2017,
  • [25] Pressure Sensor Placement for Leak Localization Using Simulated Annealing with Hyperparameter Optimization
    Morales-Gonzalez, I. O.
    Santos-Ruiz, I
    Lopez-Estrada, F. R.
    Puig, V
    5TH CONFERENCE ON CONTROL AND FAULT-TOLERANT SYSTEMS (SYSTOL 2021), 2021, : 205 - 210
  • [26] Heterogeneous Photonic Network-on-Chip with Dynamic Bandwidth Allocation
    Shah, Ankit
    Mansoor, Naseef
    Johnstone, Ben
    Ganguly, Amlan
    Alarcon, Sonia Lopez
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 249 - 254
  • [27] Dynamic Fault Tolerance Approach for Network-on-Chip Architecture
    Khalil, Kasem
    Kumar, Ashok
    Bayoumi, Magdy
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2024, 14 (03) : 384 - 394
  • [28] Dynamic switching of a packaged photonic integrated network-on-chip using an FPGA controller
    Faralli, Stefano
    Gambini, Fabrizio
    Cerutti, Isabella
    Liboiron-Ladouceur, Odile
    Andriolli, Nicola
    OPTICS LETTERS, 2018, 43 (21) : 5471 - 5474
  • [29] OPTIMIZATION USING SIMULATED ANNEALING
    BROOKS, SP
    MORGAN, BJT
    STATISTICIAN, 1995, 44 (02): : 241 - 257
  • [30] Buffer Optimization in Network-on-Chip Through Flow Regulation
    Jafari, Fahimeh
    Lu, Zhonghai
    Jantsch, Axel
    Yaghmaee, Mohammad Hossein
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 1973 - 1986