A Fast Scrubbing Method Based on Triple Modular Redundancy for SRAM-Based FPGAs

被引:0
|
作者
Zhang, Rong-Sheng [1 ]
Xiao, Li-Yi [1 ]
Cao, Xue-Bing [1 ]
Li, Jie [1 ]
Li, Jia-Qiang [1 ]
Li, Lin-Zhe [1 ]
机构
[1] Harbin Inst Technol, Microelect Ctr, Harbin 150001, Heilongjiang, Peoples R China
关键词
SRAM-based FPGAs; reliability; scrubbing; fault injection; ALPHA MAGNETIC SPECTROMETER; DIGITAL SIGNAL PROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, SRAM-based FPGAs (Field Programmable Gate Arrays) have been popular in space applications because of their high speed and reconfigurability. The specific structure cell SRAM (Static Random Access Memory) not only speed up the user design but also speed up the configuration and reconfiguration. However, SRAM is very sensitive to the space particles that can change the value stored in SRAM. For improving the reliability of user design in SRAM-based FPGA, this paper proposes a scrubbing method based on TMR (Triple Modular Redundancy) for SRAM-based FPGAs. This method improves the reliability of TMR design by reducing the possibility of SEUs accumulation. We test the proposed scrubbing method through fault injection and the experimental results indicate the proposed scrubbing method can improve the reliability of TMR design in SRAM-based FPGAs.
引用
收藏
页码:1291 / 1293
页数:3
相关论文
共 50 条
  • [1] Decreasing FIT with Diverse Triple Modular Redundancy in SRAM-based FPGAs
    Tambara, Lucas A.
    Kastensmidt, Fernando Lima
    Rech, Paolo
    Frost, Christopher
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 153 - 158
  • [2] On the optimal design of triple modular redundancy logic for SRAM-based FPGAs
    Kastensmidt, FL
    Sterpone, L
    Carro, L
    Reorda, MS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1290 - 1295
  • [3] Dependability modeling and optimization of triple modular redundancy partitioning for SRAM-based FPGAs
    Hoque, Khaza Anuarul
    Mohamed, Otmane Ait
    Savaria, Yvon
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2019, 182 : 107 - 119
  • [4] Energy Efficient Frame-level Redundancy Scrubbing Technique for SRAM-based FPGAs
    Tonfat, Jorge
    Kastensmidt, Fernanda
    Reis, Ricardo
    2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [5] Analyzing the Effectiveness of a Frame-Level Redundancy Scrubbing Technique for SRAM-based FPGAs
    Tonfat, Jorge
    Kastensmidt, Fernanda Lima
    Rech, Paolo
    Reis, Ricardo
    Quinn, Heather M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 3080 - 3087
  • [6] Redundant-Configuration Scrubbing of SRAM-Based FPGAs
    Giordano, Raffaele
    Perrella, Sabrina
    Izzo, Vincenzo
    Milluzzo, Giuliana
    Aloisio, Alberto
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (09) : 2497 - 2504
  • [7] A Hierarchical Scrubbing Technique for SEU Mitigation on SRAM-Based FPGAs
    He, Guanghui
    Zheng, Sijie
    Jing, Naifeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (10) : 2134 - 2145
  • [8] A Rapid Scrubbing Technique for SEU Mitigation on SRAM-based FPGAs
    Zheng, Sijie
    You, Hongjun
    He, Guanghui
    Wang, Qin
    Si, Tao
    Jiang, Jianfei
    Jin, Jing
    Jing, Naifeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] Fast testable design for SRAM-based FPGAs
    Doumar, A
    Ohmameuda, T
    Ito, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2000, E83D (05): : 1116 - 1127