Integration of millisecond flash anneal on CMOS devices for DRAM manufacturing

被引:0
|
作者
Lin, Shian-Jyh [1 ,3 ]
Lai, Chao-Sung [1 ,3 ]
Chen, Sheng -Tsung [1 ]
Chen, Yi-Jung [1 ]
Huang, Brady [1 ]
Shih, Neng-Tai [1 ]
Lee, Chung-Yuan [2 ]
Lee, Pei-Ing [1 ]
机构
[1] Nanya Technol Corp, Tao Yuan, Taiwan
[2] Inotera Technol Corp, Taoyuan, Taiwan
[3] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
D O I
10.1109/VTSA.2008.4530817
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We successfully demonstrate the millisecond flash anneal (MFLA) on a matured DRAM product. The GIDL improvements for array NMOS, periphery N and P MOS are 14.5%,15%, and 39% respectively. The mechanisms of GIDL impact at different process stages have been reviewed. With MFLA replacement, N and PMOS on-current (Ion) gains 4.3% and 11.8% respectively. Superior off current (Ioff) reduction for periphery N and PMOS reach 150% and 500% respectively. Vt roll-off, Vt-lon, Ion-loff correlation, overlap capacitance, and drain induced barrier lowering (DIBL) have been reviewed. TEM data show poly grain enlargement and clustering defects staying at different junction depths. This study shows that MFLA has the benefit for lower thermal budget, high dopant activation, and shallow junction for sub-50nm DRAM.
引用
收藏
页码:99 / +
页数:2
相关论文
共 50 条
  • [31] Effects of denudation anneal of silicon wafer on the characteristics of ultra large-scale integration devices
    Cho, WJ
    Kuwano, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2000, 39 (6A): : 3277 - 3280
  • [32] Improved pulse carrier MI effect by flash anneal of amorphous wires and FM wireless CMOS IC torque sensor
    Cai, CM
    Mohri, K
    Honkura, Y
    Yamamoto, M
    IEEE TRANSACTIONS ON MAGNETICS, 2001, 37 (04) : 2038 - 2041
  • [33] Integration of FeRAM devices into a standard CMOS process - Impact of ferroelectric anneals on CMOS characteristics
    Röhner, M.
    Mikolajick, T.
    Nagel, N.
    Hagenbeck, R.
    Integrated Ferroelectrics, 2002, 47 : 61 - 70
  • [34] Electrical characterization of silicided CMOS devices for embedded DRAM and logic with Ti and TiN capping layers
    Kim, JC
    Kim, YC
    Seo, HI
    ADVANCES IN ELECTRONIC MATERIALS AND PACKAGING 2001, 2001, : 185 - 187
  • [35] Transistor Level Integration of Compound Semiconductor Devices and CMOS (CoSMOS)
    Elliott, Kenneth
    Patterson, Pamela
    Li, James C.
    Royter, Yakov
    Hussain, Tahir
    ADVANCES IN GAN, GAAS, SIC AND RELATED ALLOYS ON SILICON SUBSTRATES, 2008, 1068 : 197 - 201
  • [36] Vertical integration of hydrogenated amorphous silicon devices on CMOS circuits
    Wyrsch, N
    Miazza, C
    Ballif, C
    Shah, A
    Blanc, N
    Kaufmann, R
    Lustenberger, F
    Jarron, P
    MATERIALS, INTEGRATION AND TECHNOLOGY FOR MONOLITHIC INSTRUMENTS, 2005, 869 : 3 - 14
  • [37] FPAA Based on Integration of CMOS and Nanojunction Devices for Neuromorphic Applications
    Liu, Ming
    Yu, Hua
    Wang, Wei
    NANO-NET, 2009, 3 : 44 - +
  • [38] Nanoscale Memristors: Devices Engineering, CMOS Integration and Novel Applications
    Xia, Qiangfei
    2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 1216 - 1218
  • [39] SYSTEM INTEGRATION OF OPTICAL-DEVICES AND ANALOG CMOS AMPLIFIERS
    BRASS, E
    HILLERINGMANN, U
    SCHUMACHER, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 1006 - 1010
  • [40] Low Temperature Integration of Hybrid CMOS Devices on Plastic Substrates
    Gowrisanker, S.
    Quevedo-Lopez, M. A.
    Alshareef, H. N.
    Gnade, B.
    Venugopal, S.
    Krishna, R.
    Kaftanoglu, K.
    Allee, D.
    2009 FLEXIBLE ELECTRONICS & DISPLAYS CONFERENCE AND EXHIBIITON, 2009, : 61 - +