Second-order Noise Shaping SAR ADC using 3-input Comparator with Voltage Gain Calibration

被引:1
|
作者
Jung, Hoyong [1 ]
Jeon, Neungin [1 ]
Jang, Young-Chan [1 ]
机构
[1] Kumoh Natl Inst Technol, Dept Elect Engn, Gumi, South Korea
关键词
Noise shaping; SAR ADC; Volataeg gain calibration;
D O I
10.1109/ISOCC53507.2021.9614011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A second-order noise shaping (NS) successive approximation register (SAR) analog-to- digital converter (ADC) is proposed for sensor interface applications. It uses a capacitor resistor hybrid digital-to-analog-converter and two differential integral capacitors to reduce its area. Voltage gain calibration for a 3-input comparator is proposed to maximize the performance of the NS SAR ADC. The proposed second-order NS ADC is designed using a 180-nm CMOS process with a supply of 1.8 V. The simulated SNDR and ENOB are about 87.65 dB and 14.26 bits, respectively, for an analog input signal with a frequency of 12.259 kHz at an over sampling ratio of 8. The area and power consumption of the designed NS SAR ADC are 0.164 mm(2) and 248 mu W, respectively.
引用
收藏
页码:123 / 124
页数:2
相关论文
共 50 条
  • [31] A third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Yasuda, A
    Tanimoto, H
    Iida, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1879 - 1886
  • [32] Third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Toshiba Corp, Kawasaki, Japan
    IEEE J Solid State Circuits, 12 (1879-1886):
  • [33] A 74-dB Dynamic-Range 625-kHz Bandwidth Second-Order Noise-Shaping SAR ADC Utilizing a Temperature-Compensated Dynamic Amplifier and a Digital Mismatch Calibration
    Yoon, Jae Sik
    Hong, Jiyoon
    Chae, Hyungil
    Kim, Jintae
    IEEE ACCESS, 2021, 9 : 39597 - 39607
  • [34] A Second-Order ΔΣ ADC Using Noise-Shaped Two-Step Integrating Quantizer
    Oh, Taehwan
    Maghari, Nima
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) : 1465 - 1474
  • [35] An Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC With Code-Counter-Based Offset Calibration
    Zhang, Hongshuai
    Zhu, Yan
    Chan, Chi-Hang
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1480 - 1491
  • [36] A 0.029-mm2 17-fJ/Conversion-Step Third-Order CT ΔΣ ADC With a Single OTA and Second-Order Noise-Shaping SAR Quantizer
    Liu, Jiaxin
    Li, Shaolan
    Guo, Wenjuan
    Wen, Guangjun
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 428 - 440
  • [37] A Time-Domain Reconfigurable Second-Order Noise Shaping ADC With Single Fan-Out Gated Delay Cells
    Yu, Zhe
    Liang, Yuhua
    Lan, Haotian
    Chen, Li
    Song, Jiajun
    Song, Shida
    Zhu, Zhangming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 902 - 905
  • [38] An 871 nW 96.2 dB SNDR Pipelined Second-Order Noise-Shaping SAR ADC Employing Charge-Efficient CLS-Assisted Residue Amplifier
    Zhang, Shan
    Meng, Lingxin
    Lu, Zhaonan
    Song, Shuang
    Qu, Wanyuan
    Zhao, Menglian
    Tan, Zhichao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [39] A 10-kS/s 625-Hz-Bandwidth 65-dB SNDR Second-Order Noise-Shaping SAR ADC for Biomedical Sensor Applications
    Hu, Jin
    Li, Dengquan
    Liu, Maliang
    Zhu, Zhangming
    IEEE SENSORS JOURNAL, 2020, 20 (23) : 13881 - 13891
  • [40] 2nd-Order Pipelined Noise-Shaping SAR ADC Using Error-Feedback Structure
    Baek, Jihyun
    Lee, Juyong
    Kim, Jintae
    Chae, Hyungil
    ELECTRONICS, 2022, 11 (19)