Automated Analog Circuit Design and Chip Layout Tool

被引:0
|
作者
Farag, Fathi A. [2 ]
Ibrahim, Mohamed F. [1 ]
Shehata, Mohammed A. [1 ]
机构
[1] Zagazig Univ, Fac Engn, Elect & Commun Engn Dept, Zagazig, Egypt
[2] Higher Inst Engn & Technol, Zagazig, Egypt
关键词
tool; analog; automated; design; layout; SYSTEMS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.
引用
收藏
页码:482 / 485
页数:4
相关论文
共 50 条
  • [41] Automated analog circuit design using two-layer genetic programming
    Wang, Feng
    Li, Yuanxiang
    Li, Li
    Li, Kangshun
    APPLIED MATHEMATICS AND COMPUTATION, 2007, 185 (02) : 1087 - 1097
  • [42] ASDeX: a formal specification for analog circuit enabling a full automated design validation
    Ma, Mingyu
    Hedrich, Lars
    Sporrer, Christian
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2014, 18 (1-2) : 99 - 118
  • [43] ASDeX: a formal specification for analog circuit enabling a full automated design validation
    Mingyu Ma
    Lars Hedrich
    Christian Sporrer
    Design Automation for Embedded Systems, 2014, 18 : 99 - 118
  • [44] Review: Machine learning techniques in analog/RF integrated circuit design, synthesis, layout, and test
    Afacan, Engin
    Lourenco, Nuno
    Martins, Ricardo
    Dundar, Gunhan
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 113 - 130
  • [45] ALGA: Automated layout generator for analog CMOS circuits
    Kao, C. -C.
    Hsu, C. -C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (01) : 81 - 97
  • [46] SPLASH - A FRAMEWORK FOR CHIP DESIGN AND LAYOUT
    ANNARATONE, M
    INTEGRATION-THE VLSI JOURNAL, 1985, 3 (04) : 329 - 345
  • [47] Analysis and design of transceiver circuit and inductor layout for inductive inter-chip wireless superconnect
    Miura, N
    Mizoguchi, D
    Yusof, YB
    Sakurai, T
    Kuroda, T
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 246 - 249
  • [48] Optimal Chip Layout on a Printed Circuit Board Using Design Sensitivity Analysis of Subdomain Configuration
    Joo, Seo Jin
    Kwak, Byung Man
    JOURNAL OF ELECTRONIC PACKAGING, 1995, 117 (04) : 275 - 280
  • [49] Analog Front-end Circuit Design for Wireless Sensor System-on-Chip
    Chi, Yingying
    Zhang, Haifeng
    Zheng, Zhe
    Liu, Rui
    Qiao, Lei
    Cui, Wenpeng
    PROCEEDINGS OF 2020 IEEE 4TH INFORMATION TECHNOLOGY, NETWORKING, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (ITNEC 2020), 2020, : 38 - 42
  • [50] Automated Current Mirror Layout (ACML) Tool
    Atef, Fady
    Zaky, Marina Hamdy
    Ahmed, Nada Khaled
    Messiha, Mario Adel
    Abdelwahab, Omar Tarek
    Farid, Abanoub Atef
    Selim, Omar Mohamed
    Mostafa, Hassan
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 182 - 185