A hardware implementation of artificial neural networks using field programmable gate arrays

被引:19
|
作者
Won, E. [1 ]
机构
[1] Korea Univ, Dept Phys, Seoul 136713, South Korea
关键词
artificial neural network; FPGA; VHDL; level; 1; trigger;
D O I
10.1016/j.nima.2007.08.163
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
An artificial neural network algorithm is implemented using a low-cost field programmable gate array hardware. One hidden layer is used in the feed-forward neural network structure in order to discriminate one class of patterns from the other class in real time. In this work, the training of the network is performed in the off-line computing environment and the results of the training are configured to the hardware in order to minimize the latency of the neural computation. With five 8-bit input patterns, six hidden nodes, and one 8-bit output, the implemented hardware neural network makes decisions on a set of input patterns in I I clock cycles, or less than 200 ns with a 60MHz clock. The result from the hardware neural computation is well predictable based on the off-line computation. This implementation may be used in level I hardware triggers in high energy physics experiments. (c) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:816 / 820
页数:5
相关论文
共 50 条
  • [21] Field programmable gate arrays
    Xilinx
    Circuit Design, 1998, 15 (06): : 23 - 24
  • [22] Design and implementation of digital controllers for smart structures using field programmable gate arrays
    Kelly, JS
    Bowman, HC
    Rao, VS
    Pottinger, HJ
    SMART ELECTRONICS AND MEMS - SMART STRUCTURES AND MATERIALS 1997, 1997, 3046 : 298 - 309
  • [23] Design and implementation of digital controllers for smart structures using field programmable gate arrays
    Kelly, JS
    Rao, VS
    Pottinger, HJ
    Bowman, HC
    SMART MATERIALS AND STRUCTURES, 1997, 6 (05) : 559 - 572
  • [24] A low cost implementation neural network using field programmable gate array
    Electrical Engineering Dept, College of Engineering, University of Baghdad, Baghdad, Iraq
    不详
    不详
    Adv Model Anal B, 2006, 1-2 (17-27):
  • [25] Biologically inspired hardware implementation of neural networks with programmable conductance
    Han, I. S.
    2007 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1-6, 2007, : 2336 - 2340
  • [26] Pattern classification of fabric defects using a probabilistic neural network and its hardware implementation using the field programmable gate array system
    Hasnat A.
    Ghosh A.
    Khatun A.
    Halder S.
    1600, Lukasiewicz Research Network - Institute of Biopolymers and Chemical Fibres (25): : 42 - 48
  • [27] Area Optimisation for Field-Programmable Gate Arrays in SystemC Hardware Compilation
    Ditmar, Johan
    McKeever, Steve
    Wilson, Alex
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2008, 2008
  • [28] Hardware Implementation of Artificial Neural Networks for Arbitrary Boolean Functions with Generalised Threshold Gate Circuits
    Nikodem, Maciej
    ADVANCES IN SOFT COMPUTING - MICAI 2010, PT II, 2010, 6438 : 303 - 314
  • [29] Hardware implementation of N-LUT method using Field Programmable Gate Array technology
    Kwon, Do-woo
    Kim, Seung-Cheol
    Kim, Eun-Soo
    PRACTICAL HOLOGRAPHY XXV: MATERIALS AND APPLICATIONS, 2011, 7957
  • [30] An artificial neural network guided parallel genetic approach to the routing problem for field programmable gate arrays
    Muthukaruppan, A
    Suresh, S
    Rao, BSN
    Kamakoti, V
    ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING: COMPUTATIONAL INTELLIGENCE FOR THE E-AGE, 2002, : 2645 - 2649