A hardware implementation of artificial neural networks using field programmable gate arrays

被引:19
|
作者
Won, E. [1 ]
机构
[1] Korea Univ, Dept Phys, Seoul 136713, South Korea
关键词
artificial neural network; FPGA; VHDL; level; 1; trigger;
D O I
10.1016/j.nima.2007.08.163
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
An artificial neural network algorithm is implemented using a low-cost field programmable gate array hardware. One hidden layer is used in the feed-forward neural network structure in order to discriminate one class of patterns from the other class in real time. In this work, the training of the network is performed in the off-line computing environment and the results of the training are configured to the hardware in order to minimize the latency of the neural computation. With five 8-bit input patterns, six hidden nodes, and one 8-bit output, the implemented hardware neural network makes decisions on a set of input patterns in I I clock cycles, or less than 200 ns with a 60MHz clock. The result from the hardware neural computation is well predictable based on the off-line computation. This implementation may be used in level I hardware triggers in high energy physics experiments. (c) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:816 / 820
页数:5
相关论文
共 50 条
  • [1] HARDWARE IMPLEMENTATION OF AN ARTIFICIAL NEURAL-NETWORK USING FIELD-PROGRAMMABLE GATE ARRAYS (FPGAS)
    BOTROS, NM
    ABDULAZIZ, M
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1994, 41 (06) : 665 - 667
  • [2] Generic Automated Implementation of Deep Neural Networks on Field Programmable Gate Arrays
    Tourad, El Hadrami Cheikh
    Eleuldj, Mohsine
    6TH INTERNATIONAL CONFERENCE ON SMART CITY APPLICATIONS, 2022, 393 : 989 - 1000
  • [3] Multivariable controller implementation using field programmable gate arrays
    Rao, VS
    Pottinger, H
    Kelly, JS
    Yuan, LF
    Varadharajan, S
    SMART STRUCTURES AND MATERIALS 1998: SMART ELECTRONICS AND MEMS, 1998, 3328 : 297 - 300
  • [4] Indoor Positioning Using Artificial Neural Network with Field Programmable Gate Array Implementation
    Ngah, Syahrulanuar
    Abu Bakar, Rohani
    Awang, Suryanti
    ADVANCED SCIENCE LETTERS, 2018, 24 (10) : 7598 - 7601
  • [5] HARDWARE IMPLEMENTATION OF FUZZY REPLACEMENT ALGORITHM FOR CACHE MEMORIES USING FIELD-PROGRAMMABLE GATE ARRAYS
    HOSSAIN, A
    MANZOUL, MA
    CYBERNETICS AND SYSTEMS, 1993, 24 (02) : 81 - 90
  • [6] Design and implementation of hydrogen economy using artificial neural network on field programmable gate array
    Koyuncu, Ismail
    Yilmaz, Ceyhun
    Alcin, Murat
    Tuna, Murat
    INTERNATIONAL JOURNAL OF HYDROGEN ENERGY, 2020, 45 (41) : 20709 - 20720
  • [7] Implementation of artificial neural network for real time applications using field programmable analog Arrays
    Dong, Puxuan
    Bilbro, Griff L.
    Chow, Mo-Yuen
    2006 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORK PROCEEDINGS, VOLS 1-10, 2006, : 1518 - +
  • [8] Secure hardware-entangled field programmable gate arrays
    Erbagci, Burak
    Akkaya, Nail Etkin Can
    Bhargava, Mudit
    Dondero, Rachel
    Mai, Ken
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2019, 131 (81-96) : 81 - 96
  • [9] Implementation of control algorithms in field programmable gate arrays
    Petko, Maciej
    Karpiel, Grzegorz
    2007 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS, VOLS 1-3, 2007, : 204 - +
  • [10] A Survey on Hardware Implementation of Cryptographic Algorithms Using Field Programmable Gate Array
    Kumar, Keshav
    Ramkumar, K. R.
    Kaur, Amanpreet
    Choudhary, Somanshu
    2020 IEEE 9TH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2020), 2020, : 189 - 194