A Scalable and Parallel Test Access Strategy for NoC-based Multicore System

被引:8
|
作者
Han, Taewoo [1 ]
Choi, Inhyuk [1 ]
Oh, Hyunggoy [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Comp Syst & Reliable SoC Lab, Dept Elect & Elect Engn, Seoul, South Korea
关键词
parallel test; multiple identical cores; NoC; TAM; LINKS;
D O I
10.1109/ATS.2014.26
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new parallel test access strategy for multiple identical cores in a network-on-chip (NoC). The proposed test strategy takes advantage of the regular design of NoC to reduce both test area overhead and test time. The proposed NoC reused test access mechanism (TAM) adopted a pipelining structure and a deterministic test data routing algorithm in order to reuse the full bandwidth of links in the NoC. Also, the architecture has complete scalability according to the number of cores and applications for 3D environment are also represented. Experimental results show that the proposed TAM can test multiple cores with the same test time as a single core and negligible hardware overhead.
引用
收藏
页码:81 / 86
页数:6
相关论文
共 50 条
  • [21] Off-Chip Access Localization for NoC-Based Multicores
    Ding, Wei
    Kandemir, Mahmut
    Zhang, Yuanrui
    Kultursay, Emre
    PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'12), 2012, : 447 - 448
  • [22] Test scheduling of NoC-based SoCs using multiple test clocks
    Ahn, Jin-Ho
    Kang, Sungho
    ETRI JOURNAL, 2006, 28 (04) : 475 - 485
  • [23] ntegrated Coherence Prediction: Towards Efficient Cache Coherence on NoC-Based Multicore Architectures
    Huang, Libo
    Wang, Zhiying
    Xiao, Nong
    Wang, Yongwen
    Dou, Qiang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2014, 19 (03)
  • [24] Monitoring-Aware Virtual Platform Prototype of Heterogeneous NoC-based Multicore SoCs
    Grammatikakis, Miltos D.
    Papagrigoriou, Antonis
    Petrakis, Polydoros
    Kornaros, George
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 497 - 504
  • [25] A Novel Parallel Viterbi Decoding Scheme for NoC-Based Software-Defined Radio System
    Wang, Jian
    Li, Yubai
    Li, Huan
    ETRI JOURNAL, 2013, 35 (05) : 767 - 774
  • [26] NoC-Based Thread Synchronization in a Custom Manycore System
    Cilardo, Alessandro
    Gagliardi, Mirko
    Passaretti, Daniele
    ADVANCES ON P2P, PARALLEL, GRID, CLOUD AND INTERNET COMPUTING (3PGCIC-2017), 2018, 13 : 673 - 682
  • [27] Constraint-driven test scheduling for NoC-based systems
    Cota, Erika
    Liu, Chunsheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2465 - 2478
  • [28] A Scalable Bootloader and Debugger Design for An NoC-based Multi-processor SoC
    Hartono, Dicky
    Ng, M. S.
    Lim, Z. N.
    Lee, S. W.
    Yap, V. V.
    Tang, C. M.
    2015 3RD INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA), 2015,
  • [29] NoC-based SoC test scheduling using ant colony optimization
    Ahn, Jin-Ho
    Kang, Sungho
    ETRI JOURNAL, 2008, 30 (01) : 129 - 140
  • [30] Hybrid Test Data Transportation Scheme for Advanced NoC-Based SoCs
    Ansari, M. Adil
    Kim, Dooyoung
    Jung, Jihun
    Park, Sungju
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (01) : 85 - 95