A Scalable and Parallel Test Access Strategy for NoC-based Multicore System

被引:8
|
作者
Han, Taewoo [1 ]
Choi, Inhyuk [1 ]
Oh, Hyunggoy [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Comp Syst & Reliable SoC Lab, Dept Elect & Elect Engn, Seoul, South Korea
关键词
parallel test; multiple identical cores; NoC; TAM; LINKS;
D O I
10.1109/ATS.2014.26
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new parallel test access strategy for multiple identical cores in a network-on-chip (NoC). The proposed test strategy takes advantage of the regular design of NoC to reduce both test area overhead and test time. The proposed NoC reused test access mechanism (TAM) adopted a pipelining structure and a deterministic test data routing algorithm in order to reuse the full bandwidth of links in the NoC. Also, the architecture has complete scalability according to the number of cores and applications for 3D environment are also represented. Experimental results show that the proposed TAM can test multiple cores with the same test time as a single core and negligible hardware overhead.
引用
收藏
页码:81 / 86
页数:6
相关论文
共 50 条
  • [1] Optimization of Test Pin-Count, Test Scheduling, and Test Access for NoC-Based Multicore SoCs
    Richter, Michael
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 691 - 702
  • [2] Parallel Test Method for NoC-Based SoCs
    Ansari, Muhammad Adil
    Song, Jeahoon
    Kim, Minchul
    Park, Sungju
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 116 - +
  • [3] Test Pin Count Reduction for NoC-based Test Delivery in Multicore SOCs
    Richter, Michael
    Chakrabarty, Krishnendu
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 787 - 792
  • [4] A flexible modeling environment for a NoC-based multicore architecture
    Lemaire, Romain
    Thuries, Sebastien
    Heiztmann, Frederic
    Helmstetter, Claude
    Vivet, Pascal
    Clermidy, Fabien
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 140 - 147
  • [5] The design and implementation of a configurable MIMO detection system on the NOC-based multicore platform
    Hsu, Po-Jen
    Tseng, Yu-Hao
    Chen, Wei-Jhe
    Shen, Chung-An
    MICROELECTRONICS JOURNAL, 2016, 56 : 25 - 37
  • [6] NoCMsg: Scalable NoC-Based Message Passing
    Zimmer, Christopher
    Mueller, Frank
    2014 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON CLUSTER, CLOUD AND GRID COMPUTING (CCGRID), 2014, : 186 - 195
  • [7] Exploring Scalable Data Allocation and Parallel Computing on NoC-based Embedded Many Cores
    Maruyama, Yuya
    Kato, Shinpei
    Azumi, Takuya
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 225 - 228
  • [8] Design and Exploration of Routing Methods for NoC-based Multicore Systems
    Bahrebar, Poona
    Stroobandt, Dirk
    2015 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2015,
  • [9] A Scalable Flexible SOM NoC-Based Hardware Architecture
    Abadi, Mehdi
    Jovanovic, Slavisa
    Ben Khalifa, Khaled
    Weber, Serge
    Bedoui, Mohamed Hedi
    ADVANCES IN SELF-ORGANIZING MAPS AND LEARNING VECTOR QUANTIZATION, WSOM 2016, 2016, 428 : 165 - 175
  • [10] Scalable NoC-based Neuromorphic Hardware Learning and Inference
    Fang, Haowen
    Shrestha, Amar
    Ma, De
    Qiu, Qinru
    2018 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2018, : 485 - 492