Wigner transport simulation of (core gate) silicon-shell nanowire transistors in cylindrical coordinates

被引:4
|
作者
Lee, Joon-Ho [1 ]
Jeong, Woo Jin [2 ]
Seo, Junbeom [2 ]
Shin, Mincheol [2 ]
机构
[1] Korea Adv Inst Sci & Technol, Informat & Elect Res Ctr, Daejeon 34141, South Korea
[2] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon 34141, South Korea
关键词
SCHOTTKY-BARRIER MOSFETS; ELECTRON-TRANSPORT; QUANTUM-TRANSPORT; DEVICES; PERFORMANCE; FINFETS;
D O I
10.1016/j.sse.2017.10.041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around silicon nanowire transistors (SNWTs) are recognized as promising candidates to reduce problems due to quantum effects in conventional nano-transistors. In this study we investigate whether structural modification of SNWTs leads to improved performance. A model calculation for a transistor with a channel length of several nanometers requires a quantum transport simulator, and we use a Wigner transport equation (WTE) discretized by a third-order upwind differential scheme (TDS) suggested by Yamada et al. (2009) for quantum transport simulations of gate-all-around silicon-shell nanowire transistors (SSNWTs), core gate SSNWTs (CG-SSNWTs), and independent CG-SSNWTs (ICG-SSNWTs). A WTE discretized by the TDS is known to produce highly accurate results. The SSNWT has a structure in which an insulator cylinder is inserted into the center axis of the SNWT, and the CG-SSNWT has a structure in which a core gate is inserted into the center axis of the SSNWT. The calculations show that the performances of the SSNWTs are improved by introducing the Si-shell structure and the core gate. The ICG-SSNWTs are identical in structure to the CG-SSNWTs, but the outer and core gates are independently biased. The calculations for the ICG-SSNWTs show that the threshold voltage can be controlled using the difference between the core and outer gate voltages.
引用
收藏
页码:101 / 108
页数:8
相关论文
共 50 条
  • [31] Subband Representation in Atomistic Transport Simulation of Nanowire Transistors
    Mil'nikov, G. V.
    Mori, N.
    Kamakura, Y.
    Minari, H.
    2010 14TH INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS (IWCE 2010), 2010, : 279 - 282
  • [32] Characterization of Flicker Noise in Dual Material Gate Silicon Nanowire Transistors
    Anandan, P.
    Saranya, V.
    Mohankumar, N.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (01) : 72 - 75
  • [33] Influence of discrete dopant on quantum transport in silicon nanowire transistors
    Akhavan, Nima Dehdashti
    Ferain, Isabelle
    Yu, Ran
    Razavi, Pedram
    Colinge, Jean-Pierre
    SOLID-STATE ELECTRONICS, 2012, 70 : 92 - 100
  • [34] POLY 319-Core-shell cylindrical polymer brushes with silica nanowire core
    Yuan, Jiayin
    Xu, Youyong
    Schumacher, Manuela
    Schmalz, Holger
    Mueller, Axel H. E.
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2008, 235
  • [35] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao Dong
    Ming Li
    Wanrong Zhang
    Yuancheng Yang
    Gong Chen
    Shuang Sun
    Jianing Wang
    Xiaoyan Xu
    Xia An
    Science China Information Sciences, 2020, 63
  • [36] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Dong, Xiaoqiao
    Li, Ming
    Zhang, Wanrong
    Yang, Yuancheng
    Chen, Gong
    Sun, Shuang
    Wang, Jianing
    Xu, Xiaoyan
    An, Xia
    SCIENCE CHINA-INFORMATION SCIENCES, 2020, 63 (10)
  • [37] Transport properties in silicon nanowire transistors with atomically flat interfaces
    Liu, F.
    Husain, M. K.
    Li, Z.
    Sotto, M. S. H.
    Burt, D.
    Fletcher, J. D.
    Kataoka, M.
    Tsuchiya, Y.
    Saito, S.
    2017 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM), 2017, : 193 - 195
  • [38] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao DONG
    Ming LI
    Wanrong ZHANG
    Yuancheng YANG
    Gong CHEN
    Shuang SUN
    Jianing WANG
    Xiaoyan XU
    Xia AN
    Science China(Information Sciences), 2020, 63 (10) : 288 - 290
  • [39] Simulation of junctionless Si nanowire transistors with 3 nm gate length
    Ansari, Lida
    Feldman, Baruch
    Fagas, Giorgos
    Colinge, Jean-Pierre
    Greer, James C.
    APPLIED PHYSICS LETTERS, 2010, 97 (06)
  • [40] Electrical Characteristics of Silicon and Germanium Nanowire Transistors - A Simulation Study
    Chandra, S. Theodore
    Balamurugan, N. B.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 165 - 167