Wigner transport simulation of (core gate) silicon-shell nanowire transistors in cylindrical coordinates

被引:4
|
作者
Lee, Joon-Ho [1 ]
Jeong, Woo Jin [2 ]
Seo, Junbeom [2 ]
Shin, Mincheol [2 ]
机构
[1] Korea Adv Inst Sci & Technol, Informat & Elect Res Ctr, Daejeon 34141, South Korea
[2] Korea Adv Inst Sci & Technol, Sch Elect Engn, Daejeon 34141, South Korea
关键词
SCHOTTKY-BARRIER MOSFETS; ELECTRON-TRANSPORT; QUANTUM-TRANSPORT; DEVICES; PERFORMANCE; FINFETS;
D O I
10.1016/j.sse.2017.10.041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around silicon nanowire transistors (SNWTs) are recognized as promising candidates to reduce problems due to quantum effects in conventional nano-transistors. In this study we investigate whether structural modification of SNWTs leads to improved performance. A model calculation for a transistor with a channel length of several nanometers requires a quantum transport simulator, and we use a Wigner transport equation (WTE) discretized by a third-order upwind differential scheme (TDS) suggested by Yamada et al. (2009) for quantum transport simulations of gate-all-around silicon-shell nanowire transistors (SSNWTs), core gate SSNWTs (CG-SSNWTs), and independent CG-SSNWTs (ICG-SSNWTs). A WTE discretized by the TDS is known to produce highly accurate results. The SSNWT has a structure in which an insulator cylinder is inserted into the center axis of the SNWT, and the CG-SSNWT has a structure in which a core gate is inserted into the center axis of the SSNWT. The calculations show that the performances of the SSNWTs are improved by introducing the Si-shell structure and the core gate. The ICG-SSNWTs are identical in structure to the CG-SSNWTs, but the outer and core gates are independently biased. The calculations for the ICG-SSNWTs show that the threshold voltage can be controlled using the difference between the core and outer gate voltages.
引用
收藏
页码:101 / 108
页数:8
相关论文
共 50 条
  • [1] Hierarchical simulation of transport in silicon nanowire transistors
    Marconcini, Paolo
    Fiori, Gianluca
    Macucci, Massimo
    Iannaccone, Giuseppe
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2008, 7 (03) : 415 - 418
  • [2] Hierarchical simulation of transport in silicon nanowire transistors
    Paolo Marconcini
    Gianluca Fiori
    Massimo Macucci
    Giuseppe Iannaccone
    Journal of Computational Electronics, 2008, 7 : 415 - 418
  • [3] Quantum Transport Simulation of Silicon-Nanowire Transistors Based on Direct Solution Approach of the Wigner Transport Equation
    Yamada, Yoshihiro
    Tsuchiya, Hideaki
    Ogawa, Matsuto
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (07) : 1396 - 1401
  • [4] Graphene arch gate SiO2 shell silicon nanowire core field effect transistors
    Jin, J. E.
    Lee, J. H.
    Hwang, D. H.
    Kim, D. W.
    Kim, M. J.
    Son, K. S.
    Whang, D.
    Hwang, S. W.
    APPLIED PHYSICS LETTERS, 2011, 99 (21)
  • [5] Electrical characterization of back-gated and top-gated germanium-core/silicon-shell nanowire field-effect transistors
    Simanullang, Marolop
    Wisna, Gde B. M.
    Cao, Wei
    Usami, Koichi
    Banerjee, Kaustav
    Oda, Shunri
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 116 - 117
  • [6] Accuracy balancing for the simulation of gate-all-around junctionless nanowire transistors using discrete Wigner transport equation
    Kim, Kyoung-Youm
    Tang, Ting-wei
    Kim, Saehwa
    AIP ADVANCES, 2018, 8 (11):
  • [7] Noise and Transport Characteristics of Silicon Nanowire Field Effect Transistors with Liquid Gate
    Pud, S.
    Li, J.
    Sibiliev, V.
    Acevedo, A.
    Petrychuk, M.
    Offenhaeusser, A.
    Vitusevich, S.
    2013 22ND INTERNATIONAL CONFERENCE ON NOISE AND FLUCTUATIONS (ICNF), 2013,
  • [8] Observation of three-dimensional shell filling in cylindrical silicon nanowire single electron transistors
    Cho, K. H.
    Jung, Y. C.
    Hong, B. H.
    Hwang, S. W.
    Oh, J. H.
    Ahn, D.
    Suk, S. D.
    Yeo, K. H.
    Kim, D.-W.
    Park, D.
    Lee, W.-S.
    APPLIED PHYSICS LETTERS, 2007, 90 (18)
  • [9] High Performance Double Gate Silicon Nanowire Transistors
    Gandi, M. Sagana
    Pandian, M. Karthigai
    Balamurugan, N. B.
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [10] A Quantum Mechanical Transport Approach to Simulation of Quadruple Gate Silicon Nanowire Transistor
    Karimi, Fatemeh
    Fathipour, Morteza
    Hosseini, Reza
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2011, 11 (12) : 10476 - 10479