System-Technology Codesign of 3-D NAND Flash-Based Compute-in-Memory Inference Engine

被引:8
|
作者
Shim, Wonbo [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3-D NAND; compute-in-memory (CIM); deep neural network (DNN); hardware accelerator; MACRO;
D O I
10.1109/JXCDC.2021.3093772
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to its ultrahigh density and commercially matured fabrication technology, 3-D NAND flash memory has been proposed as an attractive candidate of inference engine for deep neural network (DNN) workloads. However, the peripheral circuits require to be modified with conventional 3-D NAND flash to enable compute-in-memory (CIM), and the chip architectures need to be redesigned for an optimized dataflow. In this work, we present a design of 3-D NAND-CIM accelerator based on the macro parameters from an industry-grade prototype chip. The DNN inference performance is evaluated using the DNN+NeuroSim framework. To exploit the ultrahigh density of 3-D NAND flash, both inputs and weights mapping strategies are introduced to improve the throughput. The benchmarking on the VGG network was performed across the technological candidates for CIM, including SRAM, resistive random access memory (RRAM), and 3-D NAND. Compared to the similar designs with SRAM or RRAM, the result shows that the 3-D NAND-based CIM design can achieve not only 17%-24% chip size but also 1.9-2.7 times more competitive energy efficiency for 8-bit precision inference. Inference accuracy drop induced by 3-D NAND string current drift and variation is also investigated. No accuracy degradation by current variation was observed with the proposed input mapping scheme, while accuracy drops sensitive to the current drift, which implies that some compensation schemes are needed to maintain the inference accuracy.
引用
收藏
页码:61 / 69
页数:9
相关论文
共 50 条
  • [31] Investigation of Endurance Characteristics in 3-D nand Flash Memory With Trap Profile Analysis
    Jo, Hyungjun
    Kim, Jongwoo
    Cho, Yonggyu
    Shim, Hyunyoung
    Sim, Jaesung
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1852 - 1857
  • [32] Impact of Self-Heating Effect on the Retention of 3-D NAND Flash Memory
    Wang, Kunliang
    Lun, Zhiyuan
    Chen, Wangyong
    Liu, Xiaoyan
    Du, Gang
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [33] Exploiting Error Characteristic to Optimize Read Voltage for 3-D NAND Flash Memory
    Zhang, Meng
    Wu, Fei
    Yu, Qin
    Liu, Weihua
    Wang, Yifan
    Xie, Changsheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5490 - 5496
  • [34] Self-Heating Effects in 3-D Vertical-NAND (V-NAND) Flash Memory
    Yun, Gyeong-Jun
    Yun, Dae-Hwan
    Park, Jun-Young
    Kim, Seong-Yeon
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5505 - 5510
  • [35] 3-D Monolithic Stacking of Complementary-FET on CMOS for Next Generation Compute-In-Memory SRAM
    Baig, Md. Aftab
    Yeh, Cheng-Jui
    Chang, Shu-Wei
    Qiu, Bo-Han
    Huang, Xiao-Shan
    Tsai, Cheng-Hsien
    Chang, Yu-Ming
    Sung, Po-Jung
    Su, Chun-Jung
    Cho, Ta-Chun
    De, Sourav
    Lu, Darsen
    Lee, Yao-Jen
    Lee, Wen-Hsi
    Wu, Wen-Fa
    Yeh, Wen-Kuan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 107 - 113
  • [36] Temperature-induced Instability of Retention Characteristics in 3-D NAND Flash Memory
    An, Ukju
    Yoon, Gilsang
    Go, Donghyun
    Park, Jounghun
    Kim, Donghwi
    Kim, Jongwoo
    Lee, Jeong-Soo
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [37] Exploiting Metadata to Estimate Read Reference Voltage for 3-D nand Flash Memory
    Li, Yingge
    Han, Guojun
    Huang, Sanwei
    Liu, Chang
    Zhang, Meng
    Wu, Fei
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2023, 69 (01) : 9 - 17
  • [38] Experimental Verification and Analysis of the Acceleration Factor Model for 3-D NAND Flash Memory
    Wei, Debao
    Feng, Hua
    Qiao, Liyan
    Hu, Cong
    Peng, Xiyuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (10) : 3543 - 3547
  • [39] A Novel Program Operation Scheme With Negative Bias in 3-D NAND Flash Memory
    Sim, Jae-Min
    Kang, Myounggon
    Song, Yun-Heub
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (12) : 6112 - 6117
  • [40] Space Program Scheme for 3-D NAND Flash Memory Specialized for the TLC Design
    Kang, Ho-Jung
    Choi, Nagyong
    Lee, Dong Hwan
    Lee, Tackhwi
    Chung, Sungyong
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 201 - 202