Statistical power supply dynamic noise prediction in hierarchical power grid and package networks

被引:3
|
作者
Graziano, M. [1 ]
Piccinini, G. [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-110129 Turin, Italy
关键词
interconnects; power supply noise; IR drop; switching activity;
D O I
10.1016/j.vlsi.2008.01.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the most crucial high performance systems-on-chip design challenge is to front their power supply noise sufferance due to high frequencies, huge number of functional blocks and technology scaling down. Marking a difference from traditional post physical-design static voltage drop analysis, a priori dynamic voltage drop evaluation is the focus of this work. It takes into account transient currents and on-chip and package RLC parasitics while exploring the power grid design solution space: Design countermeasures can be thus early defined and long post physical-design verification cycles can be shortened. As shown by an extensive set of results, a carefully extracted and modular grid library assures realistic evaluation of parasitics impact on noise and facilitates the power network construction; furthermore statistical analysis guarantees a correct current envelope evaluation and Spice simulations endorse reliable results. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:524 / 538
页数:15
相关论文
共 50 条
  • [31] Power Management and Its Impact on Power Supply Noise
    Chen, Howard
    Nair, Indira
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 106 - 115
  • [32] Gate Delay Estimation in STA under Dynamic Power Supply Noise
    Okumura, Takaaki
    Minami, Fumihiro
    Shimazaki, Kenji
    Kuwada, Kimihiko
    Hashimoto, Masanori
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 766 - +
  • [33] Gate Delay Estimation in STA under Dynamic Power Supply Noise
    Okumura, Takaaki
    Minami, Fumihiro
    Shimazaki, Kenji
    Kuwada, Kimihiko
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12): : 2447 - 2455
  • [34] Framework for Dynamic Estimation of Power-Supply Noise and Path Delay
    Rao, Sushmita Kadiyala
    Robucci, Ryan
    Patel, Chintan
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 272 - 277
  • [35] Delay variation analysis in consideration of dynamic power supply noise waveform
    Fukazawa, Mitsuya
    Nagata, Makoto
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 865 - 868
  • [36] Protecting equipment against electromagnetic noise in power-supply networks
    Gal'Perin V.E.
    Kolesnik D.A.
    Russ Electr Eng, 2008, 10 (559-565): : 559 - 565
  • [37] Power Supply Analysis in Package and SiP Design
    Dai, Wenliang
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 99 - 102
  • [38] Hierarchical Signal Processing for Tractable Power Flow Management in Electric Grid Networks
    Srikantha, Pirathayini
    Kundur, Deepa
    IEEE TRANSACTIONS ON SIGNAL AND INFORMATION PROCESSING OVER NETWORKS, 2019, 5 (01): : 86 - 99
  • [39] Power supply requirements planning research in distribution of power grid
    Zhao Yu Bo
    Wang Ge
    Chen Zhu Xin
    Liu Li Zhong
    Liu Feng Zhen
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 916 - 919
  • [40] Critical Location of Communications Network with Power Grid Power Supply
    Saito, Hiroshi
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2023, E106B (02) : 166 - 173