Power and performance analysis of motion estimation based on hardware and software realizations

被引:0
|
作者
Yang, SQ [1 ]
Wolf, W
Vijaykrishnan, N
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
[2] Penn State Univ, Dept Comp Sci & Engn, Microsyst Design Lab, University Pk, PA 16802 USA
关键词
motion estimation algorithm; power modeling; performance optimization;
D O I
10.1109/TC.2005.102
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Motion estimation is the most computationally expensive task in MPEG-style video compression. Video compression is starting to be widely used in battery-powered terminals, but surprisingly little is known about the power consumption of modern motion estimation algorithms. This paper describes our effort to analyze the power and performance of realistic motion estimation algorithms in both hardware and software realizations. For custom hardware realizations, this paper presents a general model of VLSI motion estimation architectures. This model allows us to analyze in detail the power consumption of a large class of modern motion estimation engines that can execute the motion estimation algorithms of interest to us. We compare these algorithms in terms of their power consumption and performance. For software realizations, this paper provides the first detailed instruction-level simulation results on motion estimation based on a programmable CPU core. We analyzed various aspects of the selected motion estimation algorithms, such as search speed and power distribution. This paper provides a guideline to two types of machine designs for motion estimation: custom ASIC ( Application Specific Integrated Circuit) design and custom ASIP ( Application Specific Instruction-set Processor) designs.
引用
收藏
页码:714 / 726
页数:13
相关论文
共 50 条
  • [21] Combining software and hardware monitoring for improved power and performance tuning
    Chi, E
    Salem, AM
    Bahar, RI
    Weiss, R
    INTERACT-7 2003: SEVENTH WORKSHOP ON INTERACTION BETWEEN COMPILERS AND COMPUTER ARCHITECTURES, PROCEEDINGS, 2003, : 57 - 64
  • [22] Research on Power Analysis Against Software-based and Hardware-based Cryptographic Circuits
    Sun, Wei
    Liu, Jun-Rong
    Gu, Da-Wu
    Guo, Zheng
    Xie, Jun
    Ma, Bo
    INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND COMMUNICATION ENGINEERING (CSCE 2015), 2015, : 10 - 18
  • [23] High performance hardware architecture for constrained one-bit transform based motion estimation
    Electronics and Telecom. Eng. Dept., University of Kocaeli, Kocaeli, Turkey
    European Signal Proces. Conf., (2151-2155):
  • [24] A High Performance Hardware for Early Terminated C-1BT Based Motion Estimation
    Akin, Abdulkadir
    Hamzaoglu, Ilker
    2016 11TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2016,
  • [25] HIGH PERFORMANCE HARDWARE ARCHITECTURE FOR CONSTRAINED ONE-BIT TRANSFORM BASED MOTION ESTIMATION
    Celebi, Anil
    Urhan, Oguzhan
    19TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2011), 2011, : 2151 - 2155
  • [26] Hardware - software co-design framework for sum of absolute difference based block matching in motion estimation
    Chandran, K. R. Sarath
    Chandramani, Premanand Venkatesh
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74
  • [27] A unified component modeling approach for performance estimation in hardware/software codesign
    Grode, J
    Madsen, J
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 65 - 69
  • [28] Performance analysis for hardware/software co-synthesis
    Bennour, IE
    Langevin, M
    Aboulhamid, EM
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 162 - 165
  • [29] Performance Analysis of Automotive SAR With Radar Based Motion Estimation
    Bialer, Oded
    Tirer, Tom
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2023, 72 (09) : 11332 - 11345
  • [30] Analysis of a software based hardware composer adaptation
    Bogosavljev, Dejan
    Popovic, Miroslav
    Bogdanovic, Dejan
    2021 29TH TELECOMMUNICATIONS FORUM (TELFOR), 2021,