Transient Response of ESD Protection Devices for a High-Speed I/O Interface

被引:8
|
作者
Zhou, Jianchi [1 ]
Xu, Yang [1 ]
Bub, Sergej [2 ]
Holland, Steffen [2 ]
Meiguni, Javad Soleiman [3 ]
Pommerenke, David [4 ,5 ]
Beetner, Daryl G. [1 ]
机构
[1] Missouri Univ Sci & Technol, EMC Lab, Rolla, MO 65409 USA
[2] Nexperia Germany GmbH, D-22529 Hamburg, Germany
[3] Amazon Lab126, Sunnyvale, CA 94089 USA
[4] Graz Univ Technol, A-8010 Graz, Austria
[5] SAL Graz EMC Lab, A-8010 Graz, Austria
基金
美国国家科学基金会;
关键词
TV; System-on-chip; Transient analysis; Integrated circuit modeling; Voltage measurement; Probes; Current measurement; Electromagnetic immunity; electrostatic discharge (ESD); integrated circuit (IC); system efficient ESD design (SEED); system-level ESD; transient-voltage suppression;
D O I
10.1109/TEMC.2022.3168855
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
System-efficient electrostatic discharge (ESD) design (SEED) models of a diode and transient voltage suppressor (TVS) were developed to study their transient response in a high-speed input/output interface. Previously reported SEED models were improved to strengthen their convergence stability and facilitate accurate predictions over a wide range of conditions. These improvements were required to accurately capture the race conditions between the TVS and on-chip diode, where the diode's turn on may prevent turn on of the TVS. Simulations and measurements were performed to demonstrate the impact of the ESD pulse's rise time on race conditions. During a race, results showed the worst-case quasi-static diode current could be twice as high for long rise-time pulses than for short rise-times where the TVS does not turn on, and on-chip diode current may be larger at low test voltages than at high test voltages where the TVS does turn on. Adding a small passive impedance between the external TVS and the on-chip diode helps the TVS turn on and reduce the current through the on-chip diode by more than 50%. Similarly, lengthening the trace between the TVS and diode could reduce on-chip diode current by up to a factor of two.
引用
收藏
页码:907 / 914
页数:8
相关论文
共 50 条
  • [41] Layout Optimization on ESD Diodes for Giga-Hz RF and High-Speed I/O Circuits
    Yeh, Chih-Ting
    Liang, Yung-Chih
    Ker, Ming-Dou
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 241 - 244
  • [42] Experimental Study on Lightning Transient Overvoltage Damage of Interface Devices of High-speed Railway Signal Equipment
    Wang, Zhoulong
    Xu, Jinpeng
    Jin, Shaoyun
    Mai, Ruikun
    Gongcheng Kexue Yu Jishu/Advanced Engineering Sciences, 2024, 56 (04): : 287 - 296
  • [43] Electrical Characteristics of novel ESD Protection Devices for I/O and Power Clamp
    Koo, Yong-Seo
    Lee, Kwang-Yeob
    Choi, Joong-Ho
    Lee, Chan-Ho
    Lee, Yoon-Sik
    Yang, Yil-Suk
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 937 - 940
  • [44] Failure analysis of I/O with ESD protection devices in advanced CMOS technologies
    Muhammad, Mujahid
    Gauthier, Robert
    Chatty, Kiran
    Li, Junjun
    Seguin, Christopher
    IPFA 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2007, : 276 - +
  • [45] High-speed transient thermoreflectance imaging of microelectronic devices and circuits
    Yazawa, K. (kaz@microsanj.com), 2013, ASM International (15):
  • [46] HIGH-SPEED CMOS I/O INTERFACE OUTSTRIPS BTL AND GTL LINE DRIVERS
    BURSKY, D
    ELECTRONIC DESIGN, 1993, 41 (14) : 35 - 35
  • [47] STUDY OF JITTER GENERATORS FOR HIGH-SPEED I/O INTERFACE JITTER TOLERANCE TESTING
    Ozawa, Yuki
    Arafune, Takuya
    Tsukiji, Nobukazu
    Kobayashi, Haruo
    Shiota, Ryoji
    2017 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2017), 2017, : 468 - 473
  • [49] RF/High-Speed I/O ESD Protection: Co-optimizing Strategy Between BEOL Capacitance and HBM Immunity in Advanced CMOS Process
    Son, Dokyun
    Park, Jaeyeol
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (07) : 2778 - 2784
  • [50] ESD protection structure with reduced capacitance and overshoot voltage for high speed interface applications
    Dong, Aihua
    Salcedo, Javier A.
    Parthasarathy, Srivatsan
    Zhou, Yuanzhong
    Luo, Sirui
    Hajjar, Jean Jacques
    Liou, Juin J.
    MICROELECTRONICS RELIABILITY, 2017, 79 : 201 - 205