Neuroevolution-Based Efficient Field Effect Transistor Compact Device Models

被引:10
|
作者
Ho, Ya-Wen [1 ]
Rawat, Tejender Singh [1 ]
Yang, Zheng-Kai [1 ]
Pratik, Sparsh [1 ]
Lai, Guan-Wen [1 ]
Tu, Yen-Liang [1 ]
Lin, Albert [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect Engn, Hsinchu 300093, Taiwan
来源
IEEE ACCESS | 2021年 / 9卷
关键词
Metal oxide semiconductor (MOS); machine learning; neuroevolution; semiconductor device compact model; NEURAL-NETWORKS; ALGORITHM; DESIGN;
D O I
10.1109/ACCESS.2021.3130254
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Artificial neural networks (ANN) and multilayer perceptrons (MLP) have proved to be efficient in terms of designing highly accurate semiconductor device compact models (CM). Their ability to update their weight and biases through the backpropagation method makes them highly useful in learning the task. To improve the learning, MLP usually requires large networks and thus a large number of model parameters, which significantly increases the simulation time in circuit simulation. Hence, optimizing the network architecture and topology is always a tedious yet important task. In this work, we tune the network topology using neuro-evolution (NE) to develop semiconductor device CMs. With input and output layers defined, we have allowed a genetic algorithm (GA), a gradient-free algorithm, to tune the network architecture in combination with Adam, a gradient-based backpropagation algorithm, for the network weight and bias optimization. In addition, we implemented the MLP model using a similar number of parameters as the baseline for comparison. It is observed that in most of the cases, the NE models exhibit a lower root mean square error (RMSE) and require fewer training epochs compared to the MLP baseline models. For instance, for patience number 100 with different number of model parameters, the RMSE for test dataset using NE and MLP in unit of log(ampere) are 0.1461, 0.0985, 0.1274, 0.0971, 0.0705, and 0.2254, 0.1423, 0.1429, 0.1425, 0.1391, respectively, for the 28nm technology node at foundry. The code is available at Github.
引用
收藏
页码:159048 / 159058
页数:11
相关论文
共 50 条
  • [31] A Physics-Based Compact Thermal Model for Multi-Gate Field Effect Transistor Structures
    Smith, Jeffrey A.
    Jia, Wangkun
    Cheng, Ming-C.
    2014 IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2014, : 18 - 24
  • [32] MICROWAVE FIELD EFFECT TRANSISTOR BASED ON GRAPHENE
    Dragoman, M.
    Deligeorgis, G.
    Neculoiu, D.
    Dragoman, D.
    Konstantinidis, G.
    Cismaru, A.
    Plana, R.
    2010 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1 AND 2, 2010, : 279 - 282
  • [33] TUNNELING TRANSFER FIELD-EFFECT TRANSISTOR - A NEGATIVE TRANSCONDUCTANCE DEVICE
    VINTER, B
    TARDELLA, A
    APPLIED PHYSICS LETTERS, 1987, 50 (07) : 410 - 412
  • [34] Scaling properties of the tunneling field effect transistor (TFET): Device and circuit
    Nirschl, T
    Henzler, S
    Fischer, J
    Fulde, M
    Bargagli-Stoffi, A
    Sterkel, M
    Sedlmeir, J
    Weber, C
    Heinrich, R
    Schaper, U
    Einfeld, J
    Neubert, R
    Feldmann, U
    Stahrenberg, K
    Ruderer, E
    Georgakos, G
    Huber, A
    Kakoschke, R
    Hansch, W
    Schmitt-Landsiedel, D
    SOLID-STATE ELECTRONICS, 2006, 50 (01) : 44 - 51
  • [35] Best Practices for Reporting Organic Field Effect Transistor Device Performance
    Choi, Dalsu
    Chu, Ping-Hsun
    McBride, Michael
    Reichmanis, Elsa
    CHEMISTRY OF MATERIALS, 2015, 27 (12) : 4167 - 4168
  • [36] Device Behaviour of Graphene Nanoribbon Field Effect Transistor with Edge Cavity
    Singh, Vikram
    Garg, Deepak
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 782 - 785
  • [37] Device modeling of ferroelectric memory field-effect transistor (FeMFET)
    Lue, HT
    Wu, CJ
    Tseng, TY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (10) : 1790 - 1798
  • [38] BISTABLE FIELD-EFFECT TRANSISTOR (BISFET) - A NOVEL HETEROSTRUCTURE DEVICE
    OJHA, JJ
    SIMMONS, JG
    ELECTRONICS LETTERS, 1993, 29 (11) : 1028 - 1029
  • [39] Carbon Nanotube Field effect Transistor Models Performance and Evaluation
    Al-Shaggah, Atheer
    Rjoub, Abdoul
    Khasawneh, Mohammed
    2013 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2013,
  • [40] CIRCUIT MODELS AND APPLICATIONS OF THE SUPERCONDUCTING FIELD-EFFECT TRANSISTOR
    GLASSER, LA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1441 - 1450