A novel dynamically programmable arithmetic array (DPAA) processor for digital signal processing

被引:0
|
作者
Tan, BK [1 ]
Yoshimura, R [1 ]
Matsuoka, T [1 ]
Taniguchi, K [1 ]
机构
[1] Osaka Univ, Fac Engn, Suita, Osaka 5650871, Japan
关键词
DPAA; DSP; parallel processing; interconnection topology; routing flexibility;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new architecture-based Dynamically Programmable Arithmetic Array processor (DPAA) is proposed for general purpose Digital Signal Processing applications. Paralielism and pipelining are achieved by using DPAA, which consists of various basic arithmetic blocks connected through a code-division multiple access bus interface, The proposed architecture poses 100% interconnection flexibility because connections are done virtually through code matching instead of physical wire connections. Compared to conventional multiplexing architectures, the proposed interconnection topology consumes less chip area and thus, more arithmetic blocks can be incorporated. A 16-bit prototype chip incorporating 10 multipliers and 40 other arithmetic blocks had been implemented into a 4.5 mm x 4.5 mm chip with 0.6 mum CMOS process. DPAA also features its simple programmability, as numerical formula can be used to configure the processor without programming languages or specialized CAD tools.
引用
收藏
页码:741 / 747
页数:7
相关论文
共 50 条
  • [31] FFT BASED VLSI DIGITAL ARRAY SIGNAL PROCESSOR
    ROBERTS, P
    MAGOTRA, N
    IEEE INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING ///, 1989, : 285 - 288
  • [32] Biometric speech signal processing in a system with digital signal processor
    Marciniak, T.
    Weychan, R.
    Stankiewicz, A.
    Dabrowski, A.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2014, 62 (03) : 589 - 594
  • [33] DYNAMICALLY PROGRAMMABLE ANALOG ARRAYS IN ACOUSTIC FREQUENCY RANGE SIGNAL PROCESSING
    Falkowski, Piotr
    Malcher, Andrzej
    METROLOGY AND MEASUREMENT SYSTEMS, 2011, 18 (01) : 77 - 89
  • [34] SIGNAL-PROCESSING APPLICATIONS OF A DISTRIBUTED ARRAY PROCESSOR
    ROBERTS, JBG
    SIMPSON, P
    MERRIFIELD, BC
    CROSS, JF
    IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1984, 131 (06) : 603 - 609
  • [35] A programmable digital neuro-processor design with dynamically reconfigurable pipeline/parallel architecture
    Jang, YJ
    Park, CH
    Lee, HS
    1998 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1998, : 18 - 24
  • [36] Application of dynamically reconfigurable processors in digital signal processing
    Mlinaric, Hrvoje
    Kovac, Mario
    Knezovic, Josip
    SIGMAP 2006: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2006, : 343 - +
  • [37] REAL-TIME PROGRAMMABLE PARALLEL DIGITAL SIGNAL PROCESSOR ARCHITECTURE
    BARR, PC
    BRESSEL, JG
    HARRIS, JD
    VALAS, CJ
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 558 - 562
  • [38] Realization of a neuronal hardware with digital signal processor and programmable gate arrays
    MeyerBase, A
    FREQUENZ, 1997, 51 (1-2) : 50 - 54
  • [39] DESIGN CONSIDERATIONS OF A PROGRAMMABLE PREDETECTION DIGITAL SIGNAL PROCESSOR FOR RADAR APPLICATIONS
    SHAY, BP
    REPORT OF NRL PROGRESS, 1972, (SEP): : 33 - 34
  • [40] A programmable 512 GOPS stream processor for signal, image, and video processing
    Khailany, Brucek K.
    Williams, Ted
    Lin, Jim
    Long, Eileen Peters
    Rygh, Mark
    Tovey, DeForest W.
    Dally, William J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 202 - 213