A 0.18μm CMOS transceiver design for high-speed backplane data communications

被引:0
|
作者
Li, M [1 ]
Huang, WJ [1 ]
Kwasniewski, T [1 ]
Wang, SJ [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
8Gb/s current mode logic (CML) transmitter with multi-tap FIR pre-emphasis has been implemented in 0.18 mu m CMOS technology and verified to operate with PRBS7 data over a 34" FR4 backplane. A half-rate clock retiming circuit for generating symbol-spaced data is proposed to alleviate the speed requirement of the traditional full-rate clock retiming. At receive side, a frequency and phase-locked clock and data recovery (CDR) circuit incorporates a multiphase voltage-controlled oscillator (VCO) and a half-rate bang-bang phase/frequency detector (PFD) with embedded data retiming. The total power dissipation of the transceiver is 75mW at a 1.8V supply.
引用
收藏
页码:1158 / 1161
页数:4
相关论文
共 50 条
  • [41] Design considerations for a high-speed CMOS comparator
    Birru, D
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (04) : 437 - 443
  • [42] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [43] THCMOS - TESTABLE HIGH-SPEED CMOS DESIGN
    RAJSUMAN, R
    GUPTA, B
    TWENTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2: CONFERENCE RECORD, 1989, : 420 - 425
  • [44] A high-speed 850-nm optical receiver front-end in 0.18-μm CMOS
    Hermans, Carolien
    Steyaert, Michiel S. J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1606 - 1614
  • [45] A 14.5Gb/s word alignment circuit in 0.18μm CMOS technology for high-speed SerDes
    阮伟华
    Hu Qingsheng
    High Technology Letters, 2014, 20 (03) : 328 - 332
  • [46] A 6.25Gb/s Decision Feedback Equalizer in 0.18μm CMOS Technology for High-speed SerDes
    Feng, Zhuangjing
    Hu, Qingsheng
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [47] A 6.25Gb/s Adaptive Analog Equalizer in 0.18μm CMOS Technology for High-speed SerDes
    Jiang, Chao
    Hu, QingSheng
    PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 266 - 270
  • [48] ADAPTING HIGH-SPEED LOGIC TO DATA COMMUNICATIONS
    KAUL, P
    GABBARD, OG
    ELECTRONICS, 1972, 45 (15): : 72 - &
  • [49] VCSELs for high-speed optical data communications
    Morgan, RA
    Lehman, JA
    HIGH-SPEED SEMICONDUCTOR LASERS FOR COMMUNICATION, 1997, 3038 : 150 - 164
  • [50] DFE architectures for high-speed backplane applications
    Li, M
    Wang, S
    Kwasniewski, T
    ELECTRONICS LETTERS, 2005, 41 (20) : 1115 - 1116