High-Throughput LDPC-CC Decoders Based on Storage, Arithmetic, and Control Improvements

被引:3
|
作者
Chen, Yuxing [1 ]
Cui, Hangxuan [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Schedules; Parity check codes; Bandwidth; Arithmetic; Throughput; Delays; IEEE; 1901; low-density parity-check convolutional codes (LDPC-CC); high throughput; storage categorization;
D O I
10.1109/TCSII.2021.3134824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents high-throughput low-density parity-check convolutional code (LDPC-CC) decoders in full compliance with the IEEE 1901 standard. The decoding architecture is improved from storage, arithmetic, and control aspects. First, to address the throughput bottleneck caused by memory bandwidth, we propose two methods, register-based and categorized memory-based (CMem-based) storage schemes. Then, the arithmetic improvement is extensively exploited for better area. Besides, the control unit is well-designed to reduce the hardware complexity. Equipped with these techniques, efficient LDPC-CC decoders for IEEE 1901 standard are developed and implemented with 55nm technology. Implementation results demonstrate that the proposed decoders can achieve more than twice the throughput of existing decoders. Furthermore, the proposed CMem-based decoder improves the area efficiency by 84.5%.
引用
收藏
页码:1069 / 1073
页数:5
相关论文
共 50 条
  • [1] High-throughput LDPC decoders
    Mansour, MM
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 976 - 996
  • [2] High-Throughput QC-LDPC Decoders
    Jiang, Nan
    Peng, Kewu
    Song, Jian
    Pan, Chanyong
    Yang, Zhixing
    IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) : 251 - 259
  • [3] Hardware Complexity Reduction of LDPC-CC Decoders Based on Message-Passing Approaches
    Ben Thameur, Hayfa
    Bouzouita, Chaima
    Khouja, Nadia
    Le Gal, Bertrand
    Tlili, Fethi
    Jego, Christophe
    2016 17TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA'2016), 2016, : 679 - 684
  • [4] Interconnection framework for high-throughput, flexible LDPC decoders
    Quaglio, Federico
    Vacca, Fabrizio
    Castellano, Cristiano
    Tarable, Alberto
    Masera, Guido
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1459 - +
  • [5] Design of High-Throughput Fully Parallel LDPC Decoders Based on Wire Partitioning
    Onizawa, Naoya
    Hanyu, Takahiro
    Gaudet, Vincent C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 482 - 489
  • [6] High-Throughput Cognitive-Amplification Detector for LDPC Decoders
    Lim, Melvin Heng Li
    Goh, Wang Ling
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (10) : 2961 - 2969
  • [7] Analysis and Design of Cost-Effective, High-Throughput LDPC Decoders
    Thien Truong Nguyen-Ly
    Savin, Valentin
    Le, Khoa
    Declercq, David
    Ghaffari, Fakhreddine
    Boncalo, Oana
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 508 - 521
  • [8] High-Throughput Multi-Core LDPC Decoders Based on x86 Processor
    Le Gal, Bertrand
    Jego, Christophe
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (05) : 1373 - 1386
  • [9] High-throughput LDPC decoders using a Multiple Split-Row method
    Mohsenin, T.
    Baas, B. M.
    2007 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PTS 1-3, 2007, : 13 - +
  • [10] High-Throughput Architecture and Implementation of Regular (2, dc) Nonbinary LDPC Decoders
    Tao, Yaoyu
    Park, Youn Sung
    Zhang, Zhengya
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2625 - 2628