Interconnect Network Analysis of Many-Core Chips

被引:8
|
作者
Balakrishnan, Anant [1 ]
Naeemi, Azad [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Circuit optimization; delay estimation; multiprocessor interconnections; routing; CARBON-NANOTUBE; DELAY;
D O I
10.1109/TED.2011.2158104
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first intercore interconnect technology optimization and wiring demand calculation for mesh, concentrated mesh, flattened butterfly, and concentrated flattened butterfly network-on-chip topologies. Global wire dimensions are optimized to achieve maximum bandwidth and minimum delay. The core-to-core channel width is then determined by taking into account the available wiring area and area occupied by the router within each core. It is shown that the router area limits the channel width for all topologies. In mesh and concentrated mesh topologies, a smaller channel width results in underutilization of the available wiring area; less than 10% of the area available in two orthogonal wiring levels if the router area is constrained to 20% of the core area. For flattened butterfly and concentrated flattened butterfly topologies, the required wiring areas can be as high as 80% of two orthogonal wiring levels for the same routing area constraint. However, flattened butterfly topology does not scale for a larger number of cores due to the rapid increase in the number of ports and, consequently, router area.
引用
收藏
页码:2831 / 2837
页数:7
相关论文
共 50 条
  • [21] Joint Communication Scheduling and Interconnect Synthesis for FPGA-based Many-Core Systems
    Cilardo, Alessandro
    Fusella, Edoardo
    Gallo, Luca
    Mazzeo, Antonino
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [22] Simulation acceleration of image filtering on CMOS vision chips using many-core processors
    Domenech-Asensi, Gines
    Kazmierski, Tom J.
    PROCEEDINGS OF THE 2019 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2019,
  • [23] Cache Locality-Centric Parallel String Matching on Many-Core Accelerator Chips
    Tran, Nhat-Phuong
    Lee, Myungho
    Choi, Dong Hoon
    SCIENTIFIC PROGRAMMING, 2015, 2015
  • [24] H-cluster: a hybrid architecture for three-dimensional many-core chips
    Sun, Huafeng
    Gu, Huaxi
    Yang, Yintang
    Zhu, Jian
    IEICE ELECTRONICS EXPRESS, 2014, 11 (22):
  • [25] Fast Object Tracking on a Many-Core Neural Network Chip
    Deng, Lei
    Zou, Zhe
    Ma, Xin
    Liang, Ling
    Wang, Guanrui
    Hu, Xing
    Liu, Liu
    Pei, Jing
    Li, Guoqi
    Xie, Yuan
    FRONTIERS IN NEUROSCIENCE, 2018, 12
  • [26] Template architectures for highly scalable, many-core Heterogeneous SoC: Could-Of-Chips
    Bousdras, Georgios
    Quitin, Francois
    Milojevic, Dragomir
    PROCEEDINGS OF THE 2018 13TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2018,
  • [27] A thermal-aware parallel multicast testing method based on many-core chips
    Fang F.
    Han Y.
    Li X.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (05): : 845 - 851
  • [28] Greening of Many-Core Processors in Network-Optimized Computing
    Inoue, Hiroaki
    Ishizaka, Kazuhisa
    Sakai, Junji
    2011 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE (GLOBECOM 2011), 2011,
  • [29] Nuclei: GPU-accelerated Many-core Network Coding
    Shojania, Hassan
    Li, Baochun
    Wang, Xin
    IEEE INFOCOM 2009 - IEEE CONFERENCE ON COMPUTER COMMUNICATIONS, VOLS 1-5, 2009, : 459 - +
  • [30] Accelerating network coding on many-core GPUs and multi-core CPUs
    Department of Computer Science, Hong Kong Baptist University, Hong Kong, China
    不详
    J. Commun., 2009, 11 (902-909):