Interconnect Network Analysis of Many-Core Chips

被引:8
|
作者
Balakrishnan, Anant [1 ]
Naeemi, Azad [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Circuit optimization; delay estimation; multiprocessor interconnections; routing; CARBON-NANOTUBE; DELAY;
D O I
10.1109/TED.2011.2158104
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first intercore interconnect technology optimization and wiring demand calculation for mesh, concentrated mesh, flattened butterfly, and concentrated flattened butterfly network-on-chip topologies. Global wire dimensions are optimized to achieve maximum bandwidth and minimum delay. The core-to-core channel width is then determined by taking into account the available wiring area and area occupied by the router within each core. It is shown that the router area limits the channel width for all topologies. In mesh and concentrated mesh topologies, a smaller channel width results in underutilization of the available wiring area; less than 10% of the area available in two orthogonal wiring levels if the router area is constrained to 20% of the core area. For flattened butterfly and concentrated flattened butterfly topologies, the required wiring areas can be as high as 80% of two orthogonal wiring levels for the same routing area constraint. However, flattened butterfly topology does not scale for a larger number of cores due to the rapid increase in the number of ports and, consequently, router area.
引用
收藏
页码:2831 / 2837
页数:7
相关论文
共 50 条
  • [1] DSBS: Distributed and Scalable Barrier Synchronization in Many-core Network-on-Chips
    Chen, Xiaowen
    Chen, Shuming
    TRUSTCOM 2011: 2011 INTERNATIONAL JOINT CONFERENCE OF IEEE TRUSTCOM-11/IEEE ICESS-11/FCST-11, 2011, : 1030 - 1037
  • [2] A 3-D Integrated Intrachip Free-Space Optical Interconnect for Many-Core Chips
    Ciftcioglu, Berkehan
    Berman, Rebecca
    Zhang, Jian
    Darling, Zach
    Wang, Shang
    Hu, Jianyun
    Xue, Jing
    Garg, Alok
    Jain, Manish
    Savidis, Ioannis
    Moore, Duncan
    Huang, Michael
    Friedman, Eby G.
    Wicks, Gary
    Wu, Hui
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2011, 23 (03) : 164 - 166
  • [3] Silicon Photonic Memory Interconnect for Many-Core Architectures
    Wen, Ke
    Guan, Hang
    Calhoun, David M.
    Rumley, Sebastien
    Bergman, Keren
    Donofrio, David
    Shall, John
    2016 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2016,
  • [4] Scheduling for Better Energy Efficiency on Many-Core Chips
    Kang, Chanseok
    Lee, Seungyul
    Lee, Yong-Jun
    Lee, Jaejin
    Egger, Bernhard
    JOB SCHEDULING STRATEGIES FOR PARALLEL PROCESSING, JSSPP 2016, 2017, 10353 : 46 - 68
  • [5] A Nanophotonic Interconnect for High-Performance Many-Core Computation
    Beausoleil, R. G.
    Fiorentino, M.
    Ahn, J.
    Binkert, N.
    Davis, A.
    Fattal, D.
    Jouppi, N. P.
    McLaren, M.
    Santori, C. M.
    Schreiber, R. S.
    Spillane, S. M.
    Vantrease, D.
    Xu, Q.
    2008 5TH IEEE INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS, 2008, : 365 - 367
  • [6] A nanophotonic interconnect for high-performance many-core computation
    Beausoleil, R. G.
    Ahn, J.
    Binkert, N.
    Davis, A.
    Fattal, D.
    Fiorentino, M.
    Jouppi, N. P.
    McLaren, M.
    Santori, C. M.
    Schreiber, R. S.
    Spillane, S. M.
    Vantrease, D.
    Xu, Q.
    16TH ANNUAL IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS, PROCEEDINGS, 2008, : 182 - 189
  • [7] Adapting The Hyper-Ring Interconnect for Many-Core Processors
    Sibai, Fadi N.
    PROCEEDINGS OF THE 2008 INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING WITH APPLICATIONS, 2008, : 649 - 654
  • [8] Performance analysis of network-on-chip in many-core processors
    Bhaskar, A. Vijaya
    Venkatesh, T. G.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2021, 147 : 196 - 208
  • [9] Automated Modeling and Emulation of Interconnect Designs for Many-Core Chip Multiprocessors
    Ihrig, Colin J.
    Melhem, Rami
    Jones, Alex K.
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 431 - 436
  • [10] A Packet-switched Interconnect for Many-core Systems with BE and RT Service
    Ma, Runan
    Hui, Zhida
    Jantsch, Axel
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 980 - 983