Run-Time FPGA Health Monitoring using Power Emulation Techniques

被引:0
|
作者
Krieg, Armin [1 ]
Grinschgl, Johannes [1 ]
Steger, Christian [1 ]
Weiss, Reinhold [1 ]
Bock, Holger [2 ]
Haid, Josef [2 ]
机构
[1] Graz Univ Technol, Inst Tech Informat, A-8010 Graz, Austria
[2] Infineon Technol Austria AG, Design Ctr Graz, Graz, Austria
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years research on long-tenn reliability of FPGAs intensified significantly. This results from the broad usage of these devices for applications that come with high long-tenn stability constraints while being physically inaccessible. Several error checking and detection methods have been published to cope with degradation over time but these either force the FPGA to halt for exhaustive tests or their coverage decreases significantly. This paper presents an early view on a multi-disciplinary approach for run-time reliability monitoring and self-repairing using state-of-the-art power-emulation and FPGA partial reconfiguration techniques. Furthermore we propose a novel device aging detection mechanism using these power emulation techniques. It is meant to provide an outlook on the current state-of-the-art and future possibilities using these techniques for a combined reliability effort.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Towards a more efficient run-time FPGA configuration generation
    Abouelella, Fatma
    Bruneel, Karel
    Stroobandt, Dirk
    PARALLEL COMPUTING: FROM MULTICORES AND GPU'S TO PETASCALE, 2010, 19 : 624 - 631
  • [32] Run-time scalable NoC for FPGA based virtualized IPs
    Kidane, Hiliwi Leake
    Bourennane, El-Bay
    Ochoa-Ruiz, Gilberto
    2017 IEEE 11TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2017), 2017, : 91 - 97
  • [33] Impact of Run-Time Reconfiguration on Design and Speed - A Case Study Based on a Grid of Run-Time Reconfigurable Modules inside a FPGA
    Strunk, Jochen
    Volkmer, Toni
    Stephan, Klaus
    Rehm, Wolfgang
    Schick, Heiko
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 2913 - +
  • [34] A Design-Time Method for Building Cost-Effective Run-Time Power Monitoring
    Najem, Mohamad
    Benoit, Pascal
    El Ahmad, Mohamad
    Sassatelli, Gilles
    Torres, Lionel
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (07) : 1153 - 1166
  • [35] Lowering power consumption using run-time reconfiguration for stereo rectification
    Islam, Jamin
    Chun, Pil Woo
    MacLean, W. James
    Kirischian, Lev
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1621 - +
  • [36] Run-time reconfiguration of FPGA-based drive controllers
    Schulz, B.
    Paiz, C.
    Hagemeyer, J.
    Mathapati, S.
    Porrmann, M.
    Boecker, J.
    2007 EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-10, 2007, : 4648 - +
  • [37] Design Flow and Run-Time Management for Compressed FPGA Configurations
    Huriaux, Christophe
    Courtay, Antoine
    Sentieys, Olivier
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1551 - 1554
  • [38] Run-time management of a MPSoC containing FPGA fabric tiles
    Nollet, Vincent
    Avasare, Prabhat
    Eeckhaut, Hendrik
    Verkest, Diederik
    Corporaal, Henk
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 24 - 33
  • [39] Dynamic hardware plugins in an FPGA with partial run-time reconfiguration
    Horta, EL
    Lockwood, JW
    Taylor, DE
    Parlour, D
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 343 - 348
  • [40] Test Set Generation almost for Free using a Run-Time FPGA Reconfiguration Technique
    Kourfali, Alexandra
    Stroobandt, Dirk
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,