Guaranteed Passive Parameterized Model Order Reduction of the Partial Element Equivalent Circuit (PEEC) Method

被引:30
|
作者
Ferranti, Francesco [1 ]
Antonini, Giulio [2 ]
Dhaene, Tom [1 ]
Knockaert, Luc [1 ]
机构
[1] Univ Ghent, Inst Broadband Technol, Dept Informat Technol, B-9000 Ghent, Belgium
[2] Univ Aquila, Dept Elect Engn, Electromagnet Compatibil Lab, I-67040 Laquila, Italy
关键词
Interpolation; parameterized model order reduction (PMOR); partial element equivalent circuit method (PEEC); passivity; WAVE-FORM EVALUATION; TIME-DOMAIN; ALGORITHM; APPROXIMATION; SIMULATION;
D O I
10.1109/TEMC.2010.2051949
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The decrease of IC feature size and the increase of operating frequencies require 3-D electromagnetic methods, such as the partial element equivalent circuit (PEEC) method, for the analysis and design of high-speed circuits. Very large systems of equations are often produced by 3-D electromagnetic methods. During the circuit synthesis of large-scale digital or analog applications, it is important to predict the response of the system under study as a function of design parameters, such as geometrical and substrate features, in addition to frequency (or time). Parameterized model order reduction (PMOR) methods become necessary to reduce large systems of equations with respect to frequency and other design parameters. We propose an innovative PMOR technique applicable to PEEC analysis, which combines traditional passivity-preserving model order reduction methods and positive interpolation schemes. It is able to provide parametric reduced-order models, stable, and passive by construction over a user-defined range of design parameter values. Numerical examples validate the proposed approach.
引用
收藏
页码:974 / 984
页数:11
相关论文
共 50 条
  • [21] Guaranteed passive balancing transformations for model order reduction
    Phillips, JR
    Daniel, L
    Silveira, LM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (08) : 1027 - 1041
  • [22] Guaranteed passive balancing transformations for model order reduction
    Phillips, J
    Daniel, L
    Silveira, LM
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 52 - 57
  • [23] Introduction to the Partial Element Equivalent Circuit (PEEC) Technique (MO-AM-1-2)
    Antonini, G.
    2008 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1-3, 2008, : 942 - 952
  • [24] Electrothermal formulation of the partial element equivalent circuit method
    Lombardi, Luigi
    Raimondo, Raffaele
    Antonini, Giulio
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (04)
  • [25] Model order reduction synthesis of equivalent circuit
    Igarashi H.
    Sato Y.
    Journal of the Institute of Electrical Engineers of Japan, 2017, 137 (08): : 545 - 548
  • [26] Application of asymptotic waveform evaluation in partial element equivalent circuit model reduction of a conductor
    Naval University of Engineering, Wuhan 430033, China
    不详
    Diangong Jishu Xuebao, 2008, 8 (1-6):
  • [27] Generation of Equivalent Circuit From Finite-Element Model Using Model Order Reduction
    Sato, Yuki
    Igarashi, Hajime
    IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (03)
  • [28] S-PEEC-DI: Surface Partial Element Equivalent Circuit method with decoupling integrals (vol 173, 106152, 2025)
    De Lauretis, Maria
    Haller, Elena
    Romano, Daniele
    Antonini, Giulio
    Ekman, Jonas
    Kovacevic-Badstubner, Ivana
    Grossner, Ulrike
    ENGINEERING ANALYSIS WITH BOUNDARY ELEMENTS, 2025, 175
  • [29] Accuracy and stability improvements of integral equation models using the partial element equivalent circuit (PEEC) approach
    Garrett, JE
    Ruehli, AE
    Paul, CR
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 1998, 46 (12) : 1824 - 1832
  • [30] Model order reduction of parameterized circuit equations based on interpolation
    Nguyen Thanh Son
    Tatjana Stykel
    Advances in Computational Mathematics, 2015, 41 : 1321 - 1342