Low-power data-dependent 8 x 8 DCT/IDCT for video compression

被引:7
|
作者
Pai, CY [1 ]
Lynch, WE [1 ]
Al-Khalili, AJ [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
关键词
D O I
10.1049/ip-vis:20030564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional fast discrete cosine transform (DCT)/inverse DCT (IDCT) algorithms have focused on reducing arithmetic complexity and have fixed run-time complexities regardless of the input. Recently, data-dependent signal processing has been applied to the DCT/IDCT. These algorithms have variable run-time complexities. A two-dimensional 8 x 8 low-power DCT/IDCT design is implemented using VHDL by applying the data-dependent signal processing concept onto the traditional fixed-complexity fast DCT/IDCT algorithm. To reduce power, the design is based on Loeffler's fast algorithm, which uses a low number of multiplications. On top of that, zero bypassing, data segmentation, input truncation and hardwired canonical sign-digit (CSD) multipliers are used to reduce the run-time computation, hence reducing the switching activities and the power. When synthesised using CMC 0.18-mum 1.6V CMOSP technology, the proposed FDCT/IDCT design consumes 8.94/9.54 mW, respectively, with a clock frequency of 40 MHz and a processing rate of 320M sample/s. This design features lower dynamic power consumption per sample, i.e. it is more power-efficient than other previously reported high-performance FDCT/IDCT designs.
引用
收藏
页码:245 / 255
页数:11
相关论文
共 50 条
  • [21] FPGA Implementation of Low-Power and High-PSNR DCT/IDCT Architecture based on Adaptive Recoding CORDIC
    Zhang, Jianfeng
    Chow, Paul
    Liu, Hengzhu
    2015 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY (FPT), 2015, : 128 - 135
  • [22] Low-power radix-8 divider
    Nannarelli, A
    Lang, T
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 420 - 426
  • [23] A Low-Power Block-Matching Cell for Video Compression
    M. Tartagni
    A. Leone
    R. Guerrieri
    Analog Integrated Circuits and Signal Processing, 2001, 27 (3) : 261 - 273
  • [24] A low-power block-matching cell for video compression
    Tartagni, M
    Leone, A
    Guerrieri, R
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (03) : 261 - 273
  • [25] A 35 μW 1.1V gate array 8x8 IDCT processor for video-telephony
    Rambaldi, R
    Uguzzoni, A
    Guerrieri, R
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 2993 - 2996
  • [26] A Low-Power and High-PSNR Unified DCT/IDCT Architecture Based on EARC and Enhanced Scale Factor Approximation
    Zhang, Jianfeng
    Shi, Wei
    Zhou, Li
    Gong, Rui
    Wang, Lei
    Zhou, Hongwei
    IEEE ACCESS, 2019, 7 : 165684 - 165691
  • [27] Low-complexity 8 x 8 transform for image compression
    Bouguezel, S.
    Ahmad, M. O.
    Swamy, M. N. S.
    ELECTRONICS LETTERS, 2008, 44 (21) : 1249 - U30
  • [28] Low-drift fixed-point 8x8 IDCT approximation with 8-bit transform factors
    Reznik, Yuriy A.
    Hsu, De
    Panda, Prasanjit
    Pillai, Br Esh
    2007 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-7, 2007, : 2877 - 2880
  • [29] Low-power multiplierless DCT architecture using image data correlation
    Jeong, H
    Kim, J
    Cho, WK
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 262 - 267
  • [30] A low-power CAM design for LZ data compression
    Lin, KJ
    Wu, CW
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (10) : 1139 - 1145