Gate leakage current partitioning in nanoscale double gate MOSFETs, using compact analytical model

被引:3
|
作者
Darbandy, Ghader [1 ]
Lime, Francois [1 ]
Cerdeira, Antonio [2 ]
Estrada, Magali [2 ]
Ivan Garduno, Salvador [2 ]
Iniguez, Benjamin [1 ]
机构
[1] Univ Rovira & Virgili, Dept Engn Elect Elect & Automat, Tarragona, Spain
[2] CINVESTAV DF, Depto Ingn Elect, Secc Elect Estado Solido, Mexico City, DF, Mexico
关键词
Leakage current partition; Direct tunneling; Compact model; DG-MOSFETs; DIELECTRICS; CMOS; VOLTAGE; DEVICES;
D O I
10.1016/j.sse.2012.05.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a compact gate leakage current partitioning model for nanoscale Double Gate (DG) MOSFETs. using analytical models of the direct tunneling gate leakage current. Gate leakage current becomes important and an essential aspect of MOSFET modeling as the gate oxide thickness is scaled down to 1 nm and below in advanced CMOS processes. We considered an ideal interface (ideal case without an interfacial layer) and two layers high k dielectric materials as gate insulators. In the case of two layers, a thin layer of SiO2 as an interfacial layer is considered. The results of the gate current partitioning components into drain and source show good agreement with 2D TCAD numerical device simulation (Silvaco Atlas). (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:22 / 27
页数:6
相关论文
共 50 条
  • [41] Analytical modeling of drain current and RF performance for double-gate fully depleted nanoscale SOI MOSFETs
    Rajiv Sharma
    Sujata Pandey
    Shail Bala Jain
    半导体学报, 2012, 33 (02) : 28 - 35
  • [42] Performance Analysis of Nanoscale Double Gate MOSFETs with High-κ Gate Stack
    Farzana, Esmat
    Chowdhury, Shuvro
    Ahmed, Rizvi
    Khan, M. Ziaur Rahman
    MECHANICAL AND AEROSPACE ENGINEERING, PTS 1-7, 2012, 110-116 : 1892 - 1899
  • [43] An Analytical Drain Current Model for Undoped 4-T Asymmetric Double Gate MOSFETs
    Syamal, Binit
    Saha, Manas
    Mohankumar, N.
    Sarkar, C. K.
    2009 2ND INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2009, : 203 - 206
  • [44] Numerical Simulation of Nanoscale Double-Gate MOSFETs
    Stenzel, R.
    Mueller, L.
    Herrmann, T.
    Klix, W.
    ACTA POLYTECHNICA, 2006, 46 (05) : 35 - 39
  • [45] An Analytical Model of Drain Current in a Nanoscale Circular Gate TFET
    Goswami, Rupam
    Bhowmick, Brinda
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (01) : 45 - 51
  • [46] Analytical modeling of direct tunneling current through gate stacks for the determination of suitable high-k dielectrics for nanoscale double-gate MOSFETs
    Darbandy, Ghader
    Ritzenthaler, Romain
    Lime, Francois
    Garduno, Ivan
    Estrada, Magali
    Cerdeira, Antonio
    Iniguez, Benjamin
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (04)
  • [47] Gate Leakage in Low Standby Power 16 nm Gate Length Double-Gate MOSFETs
    Abd El Hakim, Mohamed
    Sabry, Yasser M.
    Elmaghraby, Yousry
    Abdolkader, Tarek M.
    Fikry, Wael
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 789 - 797
  • [48] A compact model for the ballistic subthreshold current in ultra-thin independent double-gate MOSFETs
    Munteanu, D.
    Moreau, M.
    Autran, J. L.
    MOLECULAR SIMULATION, 2009, 35 (06) : 491 - 497
  • [49] Effects of wave function penetration on gate capacitance modeling of nanoscale double gate MOSFETs
    Khan, Asif Islam
    Ashraf, Md. Khalid
    Khosru, Quazi D. M.
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 137 - 140
  • [50] ANALYTICAL EXPRESSION FOR MOSFET GATE LEAKAGE CURRENT
    NEGRO, VC
    GOLDSTEIN, LH
    PROCEEDINGS OF THE IEEE, 1973, 61 (10) : 1509 - 1510