Optimal scan tree construction with test vector modification for test compression

被引:0
|
作者
Miyase, K [1 ]
Kajihara, S [1 ]
机构
[1] Kyushu Inst Technol, Dept Comp Sci & Elect, Kitakyushu, Fukuoka, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a method to reduce test data volume and test application time for a full-scan circuit. The proposed method constructs a scan tree in which scan flip-flops are placed and routed in a tree structure. Although one scan input to the scan tree drives several scan chains with varying length, it is guaranteed that every test vector of a test set can be loaded into the scan tree. Since the height of the scan tree decides test data volume of the test set, the method modifies the test set so as to minimize the height. The procedure of test vector modification consists of don't care identification for the test set and a solution to a vertex coloring problem for an incompatibility graph constructed front the test set including don't cares. Experimental results for ISCAS-89 benchmark circuits show that the proposed method could reduce, on the average, test data volume and test application time by 70%.
引用
收藏
页码:136 / 141
页数:6
相关论文
共 50 条
  • [31] On Securing Scan Design Through Test Vector Encryption
    Vaghani, Darshit
    Ahlawat, Satyadev
    Tudu, Jaynarayan
    Fujita, Masahiro
    Singh, Virendra
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [32] The construction of Test Strategy Tree and the automatic generation of Visual Test Procedure
    Yang, XH
    Zhou, Y
    Wang, H
    Liu, JF
    AUTOTESTCON 2004, PROCEEDINGS: TECHNOLOGY AND TRADITION UNITE IN SAN ANTONIO, 2004, : 290 - 292
  • [33] A Unified Test Compression Technique for Scan Stimulus and Unknown Masking Data with No Test Loss
    Shi, Youhua
    Togawa, Nozomu
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3514 - 3523
  • [34] The economics of implementing scan compression to reduce test data volume and test application time
    Allsup, Chris
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 1003 - +
  • [35] Hybrid test data compression technique for low-power scan test data
    Song, Jaehoon
    Lee, Junseop
    Kim, Byeongjin
    Jung, Taejin
    Yi, Hyunbean
    Park, Sungju
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 152 - 156
  • [36] Optimal Cutoffs for the Test of Visuospatial Construction
    McDermott, A. T.
    Donnell, A. J.
    CLINICAL NEUROPSYCHOLOGIST, 2010, 24 (04) : 589 - 589
  • [37] Hybrid Test Vector Compression in System-on-Chip Test - An Overview and Methodology
    Biswas, Satyendra N.
    Das, Sunil R.
    Petriu, Emil M.
    Hussain, Altaf
    2009 4TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC 2009), 2009, : 478 - +
  • [38] Test Vector Overlapping Based Compression Tool for Narrow Test Access Mechanism
    Jenicek, Jiri
    Rozkovec, Martin
    Novak, Ondrej
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 387 - 392
  • [39] Test modification and compression technique for reducing total test volume with dictionary data
    Hayashi, T
    Hiraiwa, N
    Shinogi, T
    Takase, H
    Kita, H
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 639 - 644
  • [40] An optimal test compression procedure for combinational circuits
    Hochbaum, DS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (10) : 1294 - 1299