Optimal scan tree construction with test vector modification for test compression

被引:0
|
作者
Miyase, K [1 ]
Kajihara, S [1 ]
机构
[1] Kyushu Inst Technol, Dept Comp Sci & Elect, Kitakyushu, Fukuoka, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a method to reduce test data volume and test application time for a full-scan circuit. The proposed method constructs a scan tree in which scan flip-flops are placed and routed in a tree structure. Although one scan input to the scan tree drives several scan chains with varying length, it is guaranteed that every test vector of a test set can be loaded into the scan tree. Since the height of the scan tree decides test data volume of the test set, the method modifies the test set so as to minimize the height. The procedure of test vector modification consists of don't care identification for the test set and a solution to a vertex coloring problem for an incompatibility graph constructed front the test set including don't cares. Experimental results for ISCAS-89 benchmark circuits show that the proposed method could reduce, on the average, test data volume and test application time by 70%.
引用
收藏
页码:136 / 141
页数:6
相关论文
共 50 条
  • [1] Multiple scan tree design with test vector modification
    Miyase, K
    Kajihara, S
    Reddy, SM
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 76 - 81
  • [2] Scan architecture modification with test vector reordering for test power reduction
    Giri, Chandan
    Choudhary, Pradeep Kumar
    Chattopadhyay, Santanu
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 449 - 452
  • [3] Scan power reduction through scan architecture modification and test vector reordering
    Giri, Chandan
    Choudhary, Pradeep Kumar
    Chattopadhyay, Santanu
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 419 - +
  • [4] Average power reduction in scan testing by test vector modification
    Kajihara, S
    Ishida, K
    Miyase, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (10): : 1483 - 1489
  • [5] Test vector modification for power reduction during scan testing
    Kajihara, S
    Ishida, K
    Miyase, K
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 160 - 165
  • [6] Design of Optimal Scan Tree Based on Compact Test Patterns for Test Time Reduction
    Chen, Linfeng
    Cui, Aijiao
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3417 - 3429
  • [7] Test Power Reduction Using Integrated Scan Cell and Test Vector Reordering Techniques on Linear Scan and Double Tree Scan Architectures
    Kurian, George
    Rao, Narayana
    Patidar, Virendra
    Kamakoti, V.
    Ravi, Srivaths
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 58 - 68
  • [8] Virtual compression through test vector stitching for scan based designs
    Rao, WJ
    Orailoglu, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 104 - 109
  • [9] A modification to Circular-Scan architecture to improve test data compression
    Azimipour, Mehdi
    Eshghi, Mohammad
    Khademzadeh, Ahmad
    ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 27 - +
  • [10] Adapting Scan Based Test Vector for Compression Method Based On Transition Technique
    Saravanan, S.
    Upadhyay, Har Narayan
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 435 - 440