FPGA Implementation of an Efficient FFT Processor for FMCW Radar Signal Processing

被引:17
|
作者
Heo, Jinmoo [1 ]
Jung, Yongchul [2 ]
Lee, Seongjoo [3 ]
Jung, Yunho [1 ,4 ]
机构
[1] Korea Aerosp Univ, Dept Smart Air Mobil, Goyang Si 10540, South Korea
[2] Korea Elect Technol Inst KETI, Seongnam 13509, South Korea
[3] Sejong Univ, Dept Informat & Commun Engn & Convergence Engn In, Seoul 05006, South Korea
[4] Korea Aerosp Univ, Sch Elect & Informat Engn, Goyang Si 10540, South Korea
关键词
fast Fourier transform (FFT); memory-based FFT architecture; frequency modulated continuous wave (FMCW) radar; field-programmable gate array (FPGA); ACCELERATOR;
D O I
10.3390/s21196443
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper presents the design and implementation results of an efficient fast Fourier transform (FFT) processor for frequency-modulated continuous wave (FMCW) radar signal processing. The proposed FFT processor is designed with a memory-based FFT architecture and supports variable lengths from 64 to 4096. Moreover, it is designed with a floating-point operator to prevent the performance degradation of fixed-point operators. FMCW radar signal processing requires windowing operations to increase the target detection rate by reducing clutter side lobes, magnitude calculation operations based on the FFT results to detect the target, and accumulation operations to improve the detection performance of the target. In addition, in some applications such as the measurement of vital signs, the phase of the FFT result has to be calculated. In general, only the FFT is implemented in the hardware, and the other FMCW radar signal processing is performed in the software. The proposed FFT processor implements not only the FFT, but also windowing, accumulation, and magnitude/phase calculations in the hardware. Therefore, compared with a processor implementing only the FFT, the proposed FFT processor uses 1.69 times the hardware resources but achieves an execution time 7.32 times shorter.
引用
收藏
页数:16
相关论文
共 50 条
  • [41] Signal analysis and processing for discontinuous spectra FMCW radar
    Xiong, Jun-Zhi
    Yang, Zi-Jie
    Zhou, Hui-Lin
    Dianbo Kexue Xuebao/Chinese Journal of Radio Science, 2006, 21 (03): : 377 - 381
  • [42] Study on Signal Processing of FMCW Ground Penetrating Radar
    Liang, Huaqing
    He, Zhiqiang
    2009 INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION, VOL I, 2009, : 528 - 531
  • [43] Implementation of a kind of FPGA-based binary phase coded radar signal processor architecture
    Tian, L.-Y. (tianliyu@bit.edu.cn), 1600, Beijing Institute of Technology (21):
  • [44] Implementation architecture of signal processing in pulse Doppler radar system based on FPGA
    Yang, Ming
    Yang, Jing
    Hou, Yanan
    Jin, Cheng
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (21): : 7335 - 7338
  • [45] Design and implementation of a processor for radar signal reconnaissance
    Luo, Yue-Dong
    Chen, He
    Wang, Xiao-Jun
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2008, 28 (04): : 352 - 355
  • [46] Implementation of a kind of FPGA-based binary phase coded radar signal processor architecture
    田黎育
    孙密
    万阳良
    JournalofBeijingInstituteofTechnology, 2012, 21 (04) : 526 - 531
  • [47] Low Power Signal Processing Implementation Using STM32 Controller for FMCW Radar
    Dabi, Abhishek
    Pethkar, Hitendra
    Pinto, Raymond
    Kothari, Hiten
    2022 IEEE MICROWAVES, ANTENNAS, AND PROPAGATION CONFERENCE, MAPCON, 2022, : 1698 - 1702
  • [48] FPGA-Based SDR Implementation for FMCW Maritime Surveillance Radar
    Lestari, A. A.
    Patriadi, D. D.
    Putri, I. H.
    Harnawan, B.
    Winarko, O. D.
    Sediono, W.
    Titasari, M. A. K.
    2017 INTERNATIONAL CONFERENCE ON RADAR, ANTENNA, MICROWAVE, ELECTRONICS, AND TELECOMMUNICATIONS (ICRAMET), 2017, : 15 - 20
  • [49] Multiplier less FFT processor architecture for signal and image processing
    Prasanthi, R
    Anuradha, V
    Sahoo, SK
    Shekhar, C
    2005 International Conference on Intelligent Sensing and Information Processing, Proceedings, 2005, : 326 - 330
  • [50] Efficient Signal Reordering Unit Implementation for FFT
    Yang, Seung-Won
    Lee, Jang-Yeol
    Transactions of the Korean Institute of Electrical Engineers, 2009, 58 (06): : 1241 - 1245