Threshold voltage mismatch and intra-die leakage current in digital CMOS circuits

被引:44
|
作者
de Gyvez, JP [1 ]
Tuinhout, HP [1 ]
机构
[1] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
leakage current; mismatch; subthreshold; threshold voltage;
D O I
10.1109/JSSC.2003.820873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to device and voltage scaling scenarios for present and future deep-submicron CMOS technologies, it is inevitable that the off-state current (I-off) of MOSFET transistors increases as the technology minimum dimensions scale down. Experimental evidence shows that the leakage current distribution of modern, deep-submicron designs not only has a higher mean value but it also presents a larger variability as well. In this paper, we investigate the impact of threshold voltage mismatch as one plausible source for this increased variability. In digital circuit design, it is commonly assumed that the threshold voltage difference (mismatch) of static CMOS cells is negligible. However, threshold voltage mismatch (DeltaV(to)) has a two-sided effect on the oft-state current. Namely, the total cell's current can increase or decrease depending upon the direction of the V-t mismatch shift. This effect can be so severe that I-off can increase by more than one order of. magnitude with, respect to its nominal value due only to V-to mismatch. We further show through experimental results that the V-to mismatch of paired transistors working in the subthreshold regime can be worse by a factor of two as compared to transistors working in the saturation or linear regions. A factor of two larger spread is obviously quite devastating in terms of area, speed, and power consumption, should it be desired to attain the same I-off level as for a V-to mismatch characterized out of the subthreshold regime.
引用
收藏
页码:157 / 168
页数:12
相关论文
共 50 条
  • [21] On maximum current estimation in CMOS digital circuits
    Ciuplys, D
    Larsson-Edefors, P
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 658 - 661
  • [22] Optimal assignment of high threshold voltage for synthesizing dual threshold CMOS circuits
    Tripathi, N
    Bhosle, A
    Samanta, D
    Pal, A
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 227 - 232
  • [23] A variable threshold voltage inverter for CMOS programmable logic circuits
    Segura, J
    Rossello, JL
    Morra, J
    Sigg, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) : 1262 - 1265
  • [24] Variable threshold voltage CMOS (VTCMOS) in series connected circuits
    Inukai, T
    Hiramoto, T
    Sakurai, T
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 201 - 206
  • [25] Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor
    Mehta, Nandish
    Amrutur, Bharadwaj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 892 - 901
  • [26] Runtime mechanisms for leakage current reduction in CMOS VLSI circuits
    Abdollahi, A
    Fallah, F
    Pedram, M
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 213 - 218
  • [27] Analysis and modeling of threshold voltage mismatch for CMOS at 65 nm and beyond
    Johnson, Jeffrey B.
    Hook, Terence B.
    Lee, Yoo-Mi
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 802 - 804
  • [28] The threshold voltage of MOSFET and its influence on digital circuits
    Zabeli, Milaim
    Caka, Nebi
    Limani, Myzafere
    Kabashi, Qamil
    RECENT ADVANCES IN SYSTEMS, COMMUNICATIONS AND COMPUTERS, 2008, : 266 - +
  • [29] Very Low-Voltage Switched-Current Circuits in Standard Digital CMOS Process
    Nianxiong Tan
    Analog Integrated Circuits and Signal Processing, 1999, 21 : 253 - 262
  • [30] Very low-voltage switched-current circuits in standard digital CMOS process
    Tan, NX
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 21 (03) : 253 - 262