Threshold voltage mismatch and intra-die leakage current in digital CMOS circuits

被引:44
|
作者
de Gyvez, JP [1 ]
Tuinhout, HP [1 ]
机构
[1] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
leakage current; mismatch; subthreshold; threshold voltage;
D O I
10.1109/JSSC.2003.820873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to device and voltage scaling scenarios for present and future deep-submicron CMOS technologies, it is inevitable that the off-state current (I-off) of MOSFET transistors increases as the technology minimum dimensions scale down. Experimental evidence shows that the leakage current distribution of modern, deep-submicron designs not only has a higher mean value but it also presents a larger variability as well. In this paper, we investigate the impact of threshold voltage mismatch as one plausible source for this increased variability. In digital circuit design, it is commonly assumed that the threshold voltage difference (mismatch) of static CMOS cells is negligible. However, threshold voltage mismatch (DeltaV(to)) has a two-sided effect on the oft-state current. Namely, the total cell's current can increase or decrease depending upon the direction of the V-t mismatch shift. This effect can be so severe that I-off can increase by more than one order of. magnitude with, respect to its nominal value due only to V-to mismatch. We further show through experimental results that the V-to mismatch of paired transistors working in the subthreshold regime can be worse by a factor of two as compared to transistors working in the saturation or linear regions. A factor of two larger spread is obviously quite devastating in terms of area, speed, and power consumption, should it be desired to attain the same I-off level as for a V-to mismatch characterized out of the subthreshold regime.
引用
收藏
页码:157 / 168
页数:12
相关论文
共 50 条
  • [1] The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits
    Eisele, M
    Berthold, J
    SchmittLandsiedel, D
    Mahnkopf, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 360 - 368
  • [2] The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits
    Eisele, M
    Berthold, J
    SchmittLandsiedel, D
    Mahnkopf, R
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 237 - 242
  • [3] Statistical estimation of leakage current considering inter- and intra-die process variation
    Rao, R
    Srivastava, A
    Blaauw, D
    Sylvester, D
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 84 - 89
  • [4] Average leakage current macromodeling for dual-threshold voltage circuits
    Xu, YJ
    Luo, ZY
    Chen, ZG
    Li, XW
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 196 - 201
  • [5] Probabilistic Self-Adaptation of Nanoscale CMOS Circuits: Yield Maximization under Increased Intra-Die Variations
    Ashouei, Maryam
    Nisar, Muhammad M.
    Chatterjee, Abhijit
    Singh, Adit D.
    Diril, Abdulkadir U.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 711 - +
  • [6] A fast and accurate approach for full chip leakage analysis of nano-scale circuits considering intra-die correlations
    Bhardwaj, Sarvesh
    Vrudhula, Sarma
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 589 - +
  • [7] A Consideration of Threshold Voltage Mismatch Effects and a Calibration Technique for Current Mirror Circuits
    Kaneko, Tohru
    Hirose, Koji
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (04): : 224 - 232
  • [8] Intra-die process parameter variation and leakage analysis of cache at the microarchitectural level
    Agarwal, Maniari
    Elakkumanan, Praveen
    Sridhar, Ramalingam
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 79 - 82
  • [9] Leakage current reduction in CMOS logic circuits
    Lin, HY
    Lin, CS
    Chiou, LY
    Liu, BD
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 349 - 352
  • [10] Analysis of subthreshold leakage reduction in CMOS digital circuits
    Deepaksubramanyan, Boray S.
    Nunez, Adrian
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1122 - 1126