共 50 条
- [2] The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 237 - 242
- [3] Statistical estimation of leakage current considering inter- and intra-die process variation ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 84 - 89
- [4] Average leakage current macromodeling for dual-threshold voltage circuits ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 196 - 201
- [5] Probabilistic Self-Adaptation of Nanoscale CMOS Circuits: Yield Maximization under Increased Intra-Die Variations 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 711 - +
- [6] A fast and accurate approach for full chip leakage analysis of nano-scale circuits considering intra-die correlations 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 589 - +
- [7] A Consideration of Threshold Voltage Mismatch Effects and a Calibration Technique for Current Mirror Circuits IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (04): : 224 - 232
- [8] Intra-die process parameter variation and leakage analysis of cache at the microarchitectural level 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 79 - 82
- [9] Leakage current reduction in CMOS logic circuits PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 349 - 352
- [10] Analysis of subthreshold leakage reduction in CMOS digital circuits 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1122 - 1126