Through silicon via copper electrodeposition for 3D integration

被引:98
|
作者
Beica, Rozalia [1 ]
Sharbono, Charles [1 ]
Ritzdorf, Tom [1 ]
机构
[1] Semitool Inc, 655 West Reserve Dr, Kalispell, MT 59901 USA
关键词
D O I
10.1109/ECTC.2008.4550031
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
引用
收藏
页码:577 / +
页数:3
相关论文
共 50 条
  • [31] Thermal Stress Reliability of Copper Through Silicon Via Interconnects for 3D Logic Devices
    Kitada, Hideki
    Tashiro, Hiroko
    Miyahara, Shoichi
    Dote, Aki
    Tadaki, Shinji
    Sakuyama, Seiki
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 115 - 119
  • [32] Through Silicon Via (TSV)-Embedded Graphene-Silicon Photodetector Array for 3D Stacked CMOS Integration
    Wang, Xiaochen
    Xie, Yongliang
    Ning, Hao
    Tian, Feng
    Xie, Yunfei
    Anwar, Muhammad Abid
    Lin, Jiangming
    Bodepudi, Srikrishna Chanakya
    Yu, Bin
    Xu, Yang
    2024 IEEE 19TH INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, NEMS 2024, 2024,
  • [33] Through Wafer Via Technology for MEMS and 3D Integration
    Rimskog, Magnus
    32nd IEEE/CPMT International Electronic Manufacturing Technology Symposium, 2007, : 174 - 177
  • [34] Influence of Leveler Concentration on Copper Electrodeposition for Through Silicon Via Filling
    Ling, Huiqin
    Cao, Haiyong
    Guo, Yuliang
    Yu, Han
    Li, Ming
    Mao, Dali
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 780 - +
  • [35] Electrochemical simulation of electrodeposition growth of copper in Through Silicon Via(TSV)
    Xu, Zeng-Guang
    Zhong, Cheng
    Li, Zhe
    Sun, Rong
    Liu, Zhi-Quan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [36] Through-Silicon-Via Built-In Self-Repair for Aggressive 3D Integration
    Nicolaidis, Michael
    Pasca, Vladimir
    Anghel, Lorena
    2012 IEEE 18TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2012, : 91 - 96
  • [37] An Innovative Bumpless Stacking with Through Silicon Via for 3D Wafer-On-Wafer (WOW) Integration
    Liao, Sue-Chen
    Chen, Erh-Hao
    Chen, Chien-Chou
    Chen, Shang-Chun
    Chen, Jui-Chin
    Chang, Po-Chih
    Chang, Yiu-Hsiang
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Kim, Young Suk
    Maeda, Nobuhide
    Kodama, Shoichi
    Kitada, Hideki
    Fujimoto, Koji
    Ohba, Takayuki
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1861 - 1864
  • [38] Through silicon via technology - Processes and reliability for wafer-level 3D system integration
    Ramm, P.
    Wolf, M. J.
    Klumpp, A.
    Wieland, R.
    Wunderle, B.
    Michel, B.
    Reichl, H.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 841 - +
  • [39] Design and Realize of 3D Integration of a Pressure Sensor System with Through Silicon Via (TSV) Approach
    Wang, Tao
    Cai, Jian
    Wang, Qian
    Zhang, Hao
    Wang, Zheyao
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 40 - 43
  • [40] Through silicon via: From the CMOS imager sensor wafer level package to the 3D integration
    Gagnard, Xavier
    Mourier, Thierry
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 470 - 476