Fast Sequential FPGA Startup based on Partial and Dynamic Reconfiguration

被引:5
|
作者
Huebner, Michael [1 ]
Meyer, Joachim [1 ]
Sander, Oliver [1 ]
Braun, Lars [1 ]
Becker, Juergen [1 ]
Noguera, Juanjo [2 ]
Stewart, Rodney [2 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
[2] Xilinx Inc, Dublin, Ireland
关键词
Dynamic and partial reconfiguration; fast wakeup; SRAM based FPGA;
D O I
10.1109/ISVLSI.2010.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to their their high flexibility and their increasing logic resources, FPGAs can be found in a wider application range as in recent years. But especially in application domains, where only a very restricted power budget is available, FPGAs still have to compete with other solutions. To reduce the power consumption to a minimum, many devices use different kinds of power saving modes, called sleep modes. In those modes they sacrifice functionality for the benefit of a lower consumption. Taking this idea to the extreme, many devices are only powered when it is necessary. If not, they are released from their power supply and do not drain current at all. The realization of such a sleep mode for a SRAM-based FPGA leads to difficulties. This is caused due to the fact, that the volatile memory is used to save the configuration of the device. The configuration has to be reloaded into the device every time when reattaching the power to the FPGA. This circumstance leads to restrictions for the device deployment in some electronic systems since in many cases the time a device may use to wake up is strictly limited. In several use cases, the configuration time of a SRAM based FPGA exceeds this limitation. This paper describes to decrease the configuration time of a design by exploiting the method of dynamic and partial reconfiguration in order to enable the usage of a sleep mode. With the presented method, the configuration time of any Xilinx SRAM based FPGA from the identical series (e.g. Spartan) is independent from the size of the used device.
引用
收藏
页码:190 / 194
页数:5
相关论文
共 50 条
  • [41] Partial Crypto-Reconfiguration of nodes based on FPGA for WSN
    Cardona, L. A.
    Lorente, B.
    Ferrer, C.
    2014 INTERNATIONAL CARNAHAN CONFERENCE ON SECURITY TECHNOLOGY (ICCST), 2014,
  • [42] Research on the Reconfigurable PnP Interface Based on Partial Reconfiguration of FPGA
    Dong Wen-jie
    Lin Jin-yong
    Liu Jing-jing
    Zhou Chun-mei
    2013 THIRD INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2013, : 1334 - 1337
  • [43] A Partial Reconfiguration based Approach for Frequency Synthesis using FPGA
    Tiwari, Abhishek
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 234 - 241
  • [44] Efficient FPGA Floorplanning for Partial Reconfiguration-Based Applications
    Deak, Norbert
    Cret, Octavian
    Hedesiu, Horia
    2019 27TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2019, : 309 - 309
  • [45] Statechart-based Design Controllers for FPGA Partial Reconfiguration
    Labiak, Grzegorz
    Wegrzyn, Marek
    Rosado Munoz, Alfredo
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2015, 2015, 9662
  • [46] Novel dynamic partial reconfiguration implementations of the support vector machine classifier on FPGA
    Hussain, Hanaa
    Benkrid, Khaled
    Seker, Huseyin
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (05) : 3371 - 3387
  • [47] A Cost-Effective Dynamic Partial Reconfiguration Implementation Flow for Xilinx FPGA
    Kamaleldin, Ahmed
    Ahmed, Islam
    Obeid, Abulfattah M.
    Shalash, Ahmed
    Ismail, Yehea
    Mostafa, Hassan
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 281 - 284
  • [48] Design and evaluation of dynamic partial reconfiguration using fault tolerance in asynchronous FPGA
    Lekashri, S.
    Sakthivel, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 71
  • [49] Accurate Measurement of Power Consumption Overhead During FPGA Dynamic Partial Reconfiguration
    Nafkha, Amor
    Louet, Yves
    2016 13TH INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS (ISWCS), 2016, : 586 - 591
  • [50] Software-based Dynamic Overlays Require Fast, Fine-grained Partial Reconfiguration
    Omidian, Hossein
    Lemieux, Guy G. F.
    PROCEEDINGS OF THE 10TH INTERNATIONAL SYMPOSIUM ON HIGHLY EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES (HEART), 2019,