High-speed VLSI architecture for parallel Reed-Solomon decoder

被引:81
|
作者
Lee, H [1 ]
机构
[1] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
关键词
arithmetic; communication; design; high-speed; parallel; pipeline; Reed-Solomon (RS) codes; very large scale integration (VLSI);
D O I
10.1109/TVLSI.2003.810782
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents high-speed parallel Reed-Solomon (RS) (255,239) decoder architecture using modified Euclidean algorithm for the high-speed multigigabit-per-second fiber optic systems. Pipelining and par allelizing allow inputs to be received at very high fiber-optic rates and outputs to be delivered at correspondingly high rates with minimum delay. Parallel processing architecture results in speed-ups of as much as or more than 10 Gb, since the maximum achievable clock frequency is generally bounded by the critical path of the modified Euclidean algorithm block. The parallel RS decoders have been designed and implemented with the 0.13-mum CMOS standard cell technology in a supply voltage of 1.1 V. It is suggested that a parallel RS decoder, which can keep up with optical transmission rates, i.e., 10 Gb/s and beyond, could be implemented. The proposed channel = 4 parallel RS decoder operates at a clock frequency of 770 MHz and has a data processing rate of 26.6 Gb/s.
引用
收藏
页码:288 / 294
页数:7
相关论文
共 50 条
  • [21] A high-speed Reed-Solomon decoder for correction of both errors and erasures
    Cai, Zhaohui
    Hao, Jianzhong
    Sun, Sumei
    Chin, Francois Poshin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 281 - +
  • [22] VLSI design of Reed-Solomon decoder architectures
    Lee, H
    Yu, ML
    Song, LL
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 705 - 708
  • [23] A VLSI DESIGN OF A PIPELINE REED-SOLOMON DECODER
    SHAO, HM
    TRUONG, TK
    DEUTSCH, LJ
    YUEN, JH
    REED, IS
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (05) : 393 - 403
  • [24] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239
  • [25] Three-Parallel Reed-Solomon Decoder Using S-DCME for High-Speed Communications
    Jae Do Lee
    Myung Hoon Sunwoo
    Journal of Signal Processing Systems, 2012, 66 : 15 - 24
  • [26] Three-Parallel Reed-Solomon Decoder Using S-DCME for High-Speed Communications
    Do Lee, Jae
    Sunwoo, Myung Hoon
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (01): : 15 - 24
  • [27] A high-speed low-complexity Reed-Solomon decoder for optical communications
    Lee, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (08): : 461 - 465
  • [28] High-Speed Low-Complexity Architecture for Reed-Solomon Decoders
    Lu, Yung-Kuei
    Shieh, Ming-Der
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (07): : 1824 - 1831
  • [29] An efficient Reed-Solomon decoder VLSI with erasure correction
    Oh, K
    Sung, WY
    SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 193 - 201
  • [30] A VLSI design for universal Reed-Solomon erasure decoder
    Xu, YS
    Zhang, TT
    2002 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I AND II, 2002, : 398 - 401